Patents by Inventor Boon Ping Koh

Boon Ping Koh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230396025
    Abstract: A magnetic grounding technique implements a magnet assembly. The magnet assembly may be soldered to a component to facilitate grounding of a metal shield layer of a cable assembly. A cable plating may be plated onto an exposed part of the insulator of a cable assembly to form the cable assembly, and which galvanically contacts the metal shield layer of the cable assembly. The cable plating may comprise an electrically conductive and magnetic material to ensure magnetic attraction with the magnet assembly. The magnetic assembly is thus magnetically attracted to the cable plating, and also provides galvanic contact between the cable plating and, in turn, the metal shield layer of the cable and ground to reduce RFI. The magnet assembly also magnetically aligns the cable connection pins with those of a mating connector, thus reducing the strain placed on the connectors.
    Type: Application
    Filed: August 23, 2023
    Publication date: December 7, 2023
    Inventors: Ying Ern Ho, Boon Ping Koh, Ya Yeing Lo, Luqman Al-Hakim Mohd Nasran, Ameera Wahida Solikhudin
  • Publication number: 20230317680
    Abstract: An electronic device and associated methods are disclosed. In one example, the electronic device includes one or more ribbon bond connections along with one or more wire bond connections. In one example, ribbon bond connections are shown, and are coupled to ground, and configured to provide a shielding effect to wire bond connections.
    Type: Application
    Filed: March 29, 2022
    Publication date: October 5, 2023
    Inventors: Prabhat Ranjan, Boon Ping Koh, Min Suet Lim, Yew San Lim, Ranjul Balakrishnan, Omkar Karhade, Robert A. Stingel, Nitin Deshpande
  • Patent number: 11658127
    Abstract: Embodiments include semiconductor packages and method of forming the semiconductor packages. A semiconductor package includes a package substrate on a substrate, a die on the package substrate, and a conductive stiffener over the package substrate and the substrate. The conductive stiffener surrounds the package substrate, where the conductive stiffener has a top portion and a plurality of sidewalls, and where the top portion is directly disposed on the package substrate, and the sidewalls are vertically disposed on the substrate. The semiconductor package also includes the substrate that has a plurality of conductive pads, where the conductive pads are conductively coupled to a ground source. The conductive stiffener may conductively couple the package substrate to the conductive pads of the substrate. The top portion may have a cavity that surrounds the die, where the top portion is directly disposed on a plurality of outer edges of the package substrate.
    Type: Grant
    Filed: June 27, 2019
    Date of Patent: May 23, 2023
    Assignee: Intel Corporation
    Inventors: Eng Huat Goh, Jiun Hann Sir, Khang Choong Yong, Boon Ping Koh, Wil Choon Song, Min Suet Lim
  • Patent number: 11652057
    Abstract: Embodiments disclose electronic packages with a die assembly and methods of forming such electronic packages. In an embodiment, a die assembly comprises a first die and a second die laterally adjacent to the first die. In an embodiment, the first die and the second die each comprise a first semiconductor layer, an insulator layer over the first semiconductor layer, and a second semiconductor layer over the insulator layer. In an embodiment, a cavity is disposed through the second semiconductor layer. In an embodiment, the die assembly further comprises a bridge substrate that electrically couples the first die to the second die, where the bridge is positioned in the cavity of the first die and the cavity of the second die.
    Type: Grant
    Filed: May 7, 2019
    Date of Patent: May 16, 2023
    Assignee: Intel Corporation
    Inventors: Khang Choong Yong, Eng Huat Goh, Min Suet Lim, Robert Sankman, Telesphor Kamgaing, Wil Choon Song, Boon Ping Koh
  • Publication number: 20230123645
    Abstract: There may be provided a fastener arrangement. The fastener arrangement may include a first fastener tape including a first plurality of electrically conductive coupling elements and a first plurality of non-electrically conductive coupling elements. The fastener arrangement may further include a second fastener tape comprising a second plurality of electrically conductive coupling elements and a second plurality of non-electrically conductive coupling element. The fastener arrangement may further include a slider couplable to the first fastener tape and the second fastener tape for reversibly interleaving and interlocking the first plurality of electrically conductive and non-electrically conductive coupling elements with their corresponding second plurality of electrically conductive and non-electrically conductive elements.
    Type: Application
    Filed: October 14, 2021
    Publication date: April 20, 2023
    Inventors: Tin Poay CHUAH, Jeff KU, Yew San LIM, Boon Ping KOH, Min Suet LIM
  • Publication number: 20230074049
    Abstract: Differential signal skew compensation techniques for radio frequency interference (RFI) mitigation with no reflection penalty and associated apparatus and methods. A differential pair of signal traces are formed on or in a PCB having at least two changes in direction, with a first signal trace having a first routing path defining a first length and a second signal trace adjacent to the first signal trace including one or more tuning structures that are configured such that the length of the second signal trace matches the first length. Segments of the first signal trace adjacent to the one or more tuning structures of the second signal trace are widened relative to other segments of the first signal trace. The tuning structures may comprise sawtooth structures, accordion structures and other serpentine or meander structures. The solution mitigates RFI without a reflection penalty.
    Type: Application
    Filed: November 15, 2022
    Publication date: March 9, 2023
    Inventors: Yingern HO, Hao-Han HSU, Boon Ping KOH
  • Publication number: 20230016486
    Abstract: Electrically conductive compressible gaskets can be employed to ground a heat solution and provide electromagnetic interference (EMI) shielding. A plurality of gaskets may be arranged around the perimeter of an integrated circuit package such as a processor or system on a chip. Each of the gaskets is in contact with a ground plane in the package, and upon contact with a heat sink or cold plate, creates an electrical path that grounds the heat sink or cold plate and thereby minimizes the emission of spurious radio signals. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: September 29, 2022
    Publication date: January 19, 2023
    Inventors: Dong-Ho Han, Bala Subramanya, Greeshmaja Govind, Sun Ye E, Boon Ping Koh, Juha Paavola, Kerry Stevens, Neil Delaplane, Quek Liang Wee
  • Patent number: 11552403
    Abstract: Embodiments herein disclose techniques for apparatuses and methods for making a slot antenna on a PCB with a cutout. A PCB may include a metal layer. The metal layer may include a cavity to be a first radiating element of an antenna, and a slot to be a second radiating element of the antenna. In addition, the cavity may extend to be the cutout of the PCB through other layers of the PCB. The first and second radiating elements may provide a determined transmission frequency for the antenna. The metal layer may further include a portion of a transmission line of the antenna, and the transmission line is in contact with the cavity and the slot. A package may be affixed to the PCB, where a portion of the package may be within the cutout of the PCB. Other embodiments may be described and/or claimed.
    Type: Grant
    Filed: October 27, 2021
    Date of Patent: January 10, 2023
    Assignee: Intel Corporation
    Inventors: Eng Huat Goh, Min Suet Lim, Boon Ping Koh, Wil Choon Song, Khang Choong Yong
  • Publication number: 20220322567
    Abstract: Apparatus, systems, and methods are disclosed for cooling an electronic device. An example electronic device includes a chassis including a first cover and a second cover. The example electronic device also includes a first looped frame spaced apart from the first cover, a second looped frame spaced apart from the second cover, and a printed circuit board between the first looped frame and the second looped frame.
    Type: Application
    Filed: June 24, 2022
    Publication date: October 6, 2022
    Inventors: Jeff Ku, Cora Nien, Arnab Sen, Samarth Alva, Boon Ping Koh, Min Suet Lim, Arvind S, Lance Lin, Prakash Kumar Raju, Shantanu Kulkarni
  • Patent number: 11393760
    Abstract: A semiconductor apparatus includes a floating-bridge interconnect that couples two semiconductive devices that are arranged across a middle semiconductive device. The floating-bridge interconnect can be semiconductive material such as a silicon bridge, or it can be an organic bridge. Computing functions required in one of the two semiconductive devices can be off-loaded to any of the floating-bridge interconnect or the other of the two semiconductive devices.
    Type: Grant
    Filed: September 15, 2020
    Date of Patent: July 19, 2022
    Assignee: Intel Corporation
    Inventors: Boon Ping Koh, Eng Huat Goh, Jiun Hann Sir, Khang Choong Yong, Min Suet Lim, Wil Choon Song
  • Publication number: 20220110229
    Abstract: Particular embodiments described herein provide for an electronic device that includes an electronic component, a support structure that includes a radiation source, a radiation shield on the support structure. The radiation shield includes a wall and the wall is not continuous around the radiation source and includes a radiation shield gap, where the electronic component covers the radiation shield gap to complete the radiation shield wall.
    Type: Application
    Filed: December 17, 2021
    Publication date: April 7, 2022
    Applicant: Intel Corporation
    Inventors: Boon Ping Koh, Yew San Lim, Min Suet Lim
  • Publication number: 20220052458
    Abstract: Embodiments herein disclose techniques for apparatuses and methods for making a slot antenna on a PCB with a cutout. A PCB may include a metal layer. The metal layer may include a cavity to be a first radiating element of an antenna, and a slot to be a second radiating element of the antenna. In addition, the cavity may extend to be the cutout of the PCB through other layers of the PCB. The first and second radiating elements may provide a determined transmission frequency for the antenna. The metal layer may further include a portion of a transmission line of the antenna, and the transmission line is in contact with the cavity and the slot. A package may be affixed to the PCB, where a portion of the package may be within the cutout of the PCB. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: October 27, 2021
    Publication date: February 17, 2022
    Inventors: Eng Huat GOH, Min Suet LIM, Boon Ping KOH, Wil Choon SONG, Khang Choong YONG
  • Patent number: 11239126
    Abstract: An embodiment includes an apparatus comprising: a rod-shaped substrate including a rod long axis; a first layer, including a first interconnect, substantially surrounding the substrate in a first plane that is orthogonal to the rod long axis; and a second layer, including a second interconnect, substantially surrounding the first layer in the first plane. Other embodiments are described herein.
    Type: Grant
    Filed: March 31, 2017
    Date of Patent: February 1, 2022
    Assignee: INTEL CORPORATION
    Inventors: Florence Su Sin Phun, Wei Jern Tan, Boon Ping Koh, Nik Mohamed Azeim Nik Zurin, Kai Chong Ng
  • Publication number: 20220015272
    Abstract: Particular embodiments described herein provide for an electronic device that can be configured to include a radiation shield that includes a zipper.
    Type: Application
    Filed: September 22, 2021
    Publication date: January 13, 2022
    Applicant: Intel Corporation
    Inventors: Yew San Lim, Jeff Ku, Boon Ping Koh, Min Suet Lim, Tin Poay Chuah
  • Publication number: 20210410341
    Abstract: Particular embodiments described herein provide for an electronic device that can be configured to include a support structure that includes a radiation shield groove that extends past a surface of the support structure and into the support structure, a radiation source on the substrate, and a radiation shield around the radiation source, where the radiation shield includes a wall secured to the support structure and a groove channel coupling wall that extends past a surface of the support structure and into the radiation shield groove.
    Type: Application
    Filed: September 10, 2021
    Publication date: December 30, 2021
    Applicant: Intel Corporation
    Inventors: Boon Ping Koh, Twan Sing Loo, Yew San Lim, Tin Poay Chuah
  • Patent number: 11211714
    Abstract: Embodiments herein disclose techniques for apparatuses and methods for making a slot antenna on a PCB with a cutout. A PCB may include a metal layer. The metal layer may include a cavity to be a first radiating element of an antenna, and a slot to be a second radiating element of the antenna. In addition, the cavity may extend to be the cutout of the PCB through other layers of the PCB. The first and second radiating elements may provide a determined transmission frequency for the antenna. The metal layer may further include a portion of a transmission line of the antenna, and the transmission line is in contact with the cavity and the slot. A package may be affixed to the PCB, where a portion of the package may be within the cutout of the PCB. Other embodiments may be described and/or claimed.
    Type: Grant
    Filed: November 21, 2017
    Date of Patent: December 28, 2021
    Assignee: Intel Corporation
    Inventors: Eng Huat Goh, Min Suet Lim, Boon Ping Koh, Wil Choon Song, Khang Choong Yong
  • Patent number: 11178768
    Abstract: Three-dimensional (3-D) volumetric board architectural design provides technical solutions to technical problems facing miniaturization of circuit boards. The 3-D volumetric architecture includes using more of the unused volume in the vertical dimension (e.g., Z-dimension) to increase the utilization of the total circuit board volume. The 3-D volumetric architecture is realized by mounting components on a first PCB and on a second PCB, and inverting and suspending the second PCB above the first PCB. The use of 3-D volumetric board architectural design further enables formation of a shielded FEMIE, providing shielding and improved volumetric use with little or no reduction in system performance or increase in system Z-height.
    Type: Grant
    Filed: April 1, 2016
    Date of Patent: November 16, 2021
    Assignee: Intel Corporation
    Inventors: Khang Choong Yong, Stephen H. Hall, Tin Poay Chuah, Boon Ping Koh, Eng Huat Goh
  • Patent number: 10978434
    Abstract: A system-in-package includes a package substrate that at least partially surrounds an embedded radio-frequency integrated circuit chip and a processor chip mated to a redistribution layer. A wide-band phased-array antenna module is mated to the package substrate with direct interconnects from the radio-frequency integrated circuit chip to antenna patches within the antenna module. Additionally, fan-out antenna pads are also coupled to the radio-frequency integrated circuit chip.
    Type: Grant
    Filed: January 28, 2020
    Date of Patent: April 13, 2021
    Assignee: Intel Corporation
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Boon Ping Koh, Kooi Chi Ooi
  • Publication number: 20210074598
    Abstract: An embodiment includes an apparatus comprising: a rod-shaped substrate including a rod long axis; a first layer, including a first interconnect, substantially surrounding the substrate in a first plane that is orthogonal to the rod long axis; and a second layer, including a second interconnect, substantially surrounding the first layer in the first plane. Other embodiments are described herein.
    Type: Application
    Filed: March 31, 2017
    Publication date: March 11, 2021
    Inventors: Florence Su Sin Phun, Wei Jern Tan, Boon Ping Koh, Nik Mohamed Azeim Nik Zurin, Kai Chong Ng
  • Patent number: 10939540
    Abstract: A folded circuit board includes a first circuit board and a second circuit board. The first circuit board and second circuit board are coupled together through a flexible interconnect. One or more folding guides are coupled to one of the first circuit board or second circuit board. The one or more folding guides extend beyond a first edge of the one of the first circuit board or second circuit board. The one or more folding guides include a curved sidewall configured to guide the flexible interconnect when the first circuit board is folded over the second circuit board. In one embodiment, the one or more folding guides are grounded to reduce EMI emissions.
    Type: Grant
    Filed: April 30, 2019
    Date of Patent: March 2, 2021
    Assignee: Intel Corporation
    Inventors: Tin Poay Chuah, Yew San Lim, Boon Ping Koh, Phaik Kiau Tan