Patents by Inventor Borna J. Obradovic

Borna J. Obradovic has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9716176
    Abstract: FinFET semiconductor devices and methods of forming the same are provided. The finFET semiconductor devices may include an insulator layer, a bottom semiconductor layer on the insulator layer, a channel fin on the bottom semiconductor layer, a source region on the bottom semiconductor layer and adjacent a first side of the channel fin, and a drain region on the bottom semiconductor layer and adjacent a second side of the channel fin opposite the first side.
    Type: Grant
    Filed: November 6, 2014
    Date of Patent: July 25, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mark S. Rodder, Borna J. Obradovic, Robert C. Bowen
  • Patent number: 9711414
    Abstract: Exemplary embodiments provide for fabricating a biaxially strained nanosheet.
    Type: Grant
    Filed: October 20, 2015
    Date of Patent: July 18, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ryan M. Hatcher, Robert C. Bowen, Mark S. Rodder, Borna J. Obradovic, Joon Goo Hong
  • Publication number: 20170148787
    Abstract: A nanosheet field effect transistor design in which the threshold voltage is adjustable by adjusting the composition of the gate. The channel of the nanosheet field effect transistor may be composed of a III-V semiconductor material, and the gate, which may be separated from the channel by a high dielectric constant dielectric layer, may also be composed of a III-V semiconductor material. Adjusting the composition of the gate may result in a change in the affinity of the gate, in turn resulting in a change in the threshold voltage. In some embodiments the channel is composed, for example, of InxGa1-xAs, with x between 0.23 and 0.53, and the gate is composed of InAs1-yNy with y between 0.0 and 0.4, and the values of x and y may be adjusted to adjust the threshold voltage.
    Type: Application
    Filed: May 18, 2016
    Publication date: May 25, 2017
    Inventors: Borna J. Obradovic, Titash Rakshit, Mark S. Rodder, Wei-E Wang
  • Publication number: 20170148922
    Abstract: A semiconductor device including: a substrate; a first active layer on the substrate and including a first channel between a source and a drain; a second active layer stacked on the first active layer, the second active layer including a second channel between the source and the drain; a first gate corresponding to the first channel; and a second gate electrically separated from the first gate and corresponding to the second channel.
    Type: Application
    Filed: June 13, 2016
    Publication date: May 25, 2017
    Inventors: Ryan M. Hatcher, Borna J. Obradovic, Joon Goo Hong, Rwik Sengupta
  • Publication number: 20170098661
    Abstract: A semiconductor device includes a series of metal routing layers and a complementary pair of planar field-effect transistors (FETs) on an upper metal routing layer of the metal routing layers. The upper metal routing layer is M3 or higher. Each of the FETs includes a channel region of a crystalline material. The crystalline material may include one or more transition metal dichalcogenide materials such as MoS2, WS2, WSe2, and/or combinations thereof.
    Type: Application
    Filed: July 14, 2016
    Publication date: April 6, 2017
    Inventors: Titash Rakshit, Borna J. Obradovic, Rwik Sengupta, Wei-E Wang, Ryan Hatcher, Mark S. Rodder
  • Patent number: 9614002
    Abstract: A bidirectional memory cell includes a write unit and a read unit. The write unit and the read unit each include an MTJ structure having a first and second pinned layers and a free layer. The first and second pinned layers are separated from the free layer by at least one tunnel barrier. The first pinned layer is electrically coupled to a first write line through a first diode. The second pinned layer is electrically connected to a second word line through a second diode. The free layer is electrically coupled to a first bit line. Additionally, the free layer of the read unit is magnetically coupled to the free layer of the write unit.
    Type: Grant
    Filed: August 16, 2016
    Date of Patent: April 4, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ryan M. Hatcher, Titash Rakshit, Borna J. Obradovic, Jorge Kittl, Joon Goo Hong
  • Patent number: 9583590
    Abstract: Methods of forming a finFET are provided. The methods may include forming a fin-shaped channel region including indium (In) on a substrate, forming a deep source/drain region adjacent to the channel region on the substrate and forming a source/drain extension region between the channel region and the deep source/drain region. Opposing sidewalls of the source/drain extension region may contact the channel region and the deep source/drain region, respectively, and the source/drain extension region may include InyGa1?yAs, and y is in a range of about 0.3 to about 0.5.
    Type: Grant
    Filed: April 28, 2015
    Date of Patent: February 28, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder
  • Patent number: 9570609
    Abstract: A field effect transistor includes a body layer having a strained crystalline semiconductor channel region, and a gate stack on the channel region. The gate stack includes a crystalline semiconductor gate layer that is lattice mismatched with the channel region, and a crystalline gate dielectric layer between the gate layer and the channel region. Related devices and fabrication methods are also discussed.
    Type: Grant
    Filed: June 3, 2015
    Date of Patent: February 14, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder
  • Patent number: 9490323
    Abstract: A device including a stacked nanosheet field effect transistor (FET) may include a substrate, a first channel pattern on the substrate, a second channel pattern on the first channel pattern, a gate that is configured to surround portions of the first channel pattern and portions of the second channel pattern, and source/drain regions on opposing ends of the first channel pattern and second channel pattern. The first and second channel patterns may each include a respective plurality of nanosheets arranged in a respective horizontal plane that is parallel to a surface of the substrate. The nanosheets may be spaced apart from each other at a horizontal spacing distance between adjacent ones of the nanosheets. The second channel pattern may be spaced apart from the first channel pattern at a vertical spacing distance from the first channel pattern to the second channel pattern that is greater than the horizontal spacing distance.
    Type: Grant
    Filed: May 27, 2015
    Date of Patent: November 8, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mark S. Rodder, Borna J. Obradovic, Rwik Sengupta
  • Patent number: 9484423
    Abstract: A field effect transistor includes a body layer comprising a crystalline semiconductor channel region therein, and a gate stack on the channel region. The gate stack includes a crystalline semiconductor gate layer, and a crystalline semiconductor gate dielectric layer between the gate layer and the channel region. Related devices and fabrication methods are also discussed.
    Type: Grant
    Filed: May 6, 2014
    Date of Patent: November 1, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Borna J. Obradovic, Jorge A. Kittl, Mark. S. Rodder
  • Publication number: 20160308055
    Abstract: Multi-layer fin field effect transistor devices and methods of forming the same are provided. The devices may include a fin shaped channel structure on a substrate. The channel structure may include stressor layers stacked on the substrate and a channel layer between the stressor layers, and the stressor layers may include a semiconductor material having a wide bandgap that is sufficient to confine carriers to the channel layer and having a lattice constant different from a lattice constant of the channel layer to induce stress in the channel layer. The devices may also include source/drain regions on respective first opposing sides of the channel structure and a gate on second opposing sides of the channel structure and between the source/drain regions.
    Type: Application
    Filed: February 26, 2016
    Publication date: October 20, 2016
    Inventors: BORNA J. OBRADOVIC, ROBERT C. BOWEN, TITASH RAKSHIT, WEI-E WANG, MARK S. RODDER
  • Patent number: 9461114
    Abstract: A device may include a nanosheet field effect transistor (FET) that may include a substrate, a well that is doped with impurities at a surface of the substrate, a channel including a plurality of stacked nanosheets, a gate, a conductive material, and an isolation layer. Ones of the plurality of stacked nanosheets may include a semiconductor material that may be doped with impurities of the same conductivity type as the impurities of the well. The conductive material may be adjacent the plurality of nanosheets and may electrically connect ones of the plurality of nanosheets to the well. The isolation layer may electrically insulate the well from the workfunction metal.
    Type: Grant
    Filed: November 25, 2015
    Date of Patent: October 4, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Borna J. Obradovic, Ryan Hatcher, Robert C. Bowen, Mark S. Rodder
  • Patent number: 9425275
    Abstract: An integrated circuit chip includes a semiconductor substrate, a first back-end-of-line unit circuit that includes a first group of field effect transistors, a second gate-loaded unit circuit that includes a second group of field effect transistors. The first group of field effect transistors includes a first transistor and the second group of field effect transistors includes a second transistor. A bottom surface of a gate electrode of the first transistor extends closer to a bottom surface of the semiconductor substrate than does a bottom surface of a gate electrode of the second transistor.
    Type: Grant
    Filed: June 2, 2015
    Date of Patent: August 23, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mark S. Rodder, Dharmendar Reddy Palle, Borna J. Obradovic
  • Publication number: 20160172358
    Abstract: Integrated circuit devices may include a stack that includes channel regions and gate electrodes stacked in an alternating sequence in a vertical direction. The channel regions may include impurities having a first conductivity type. The integrated circuit devices may also include source/drain regions on respective opposing sides of the stack, and the source/drain regions may be spaced apart from each other in a horizontal direction and may include impurities having a second conductivity type that is different from the first conductivity type. The integrated circuit devices may further include extension regions that may be between respective ones of channel regions and one of the source/drain regions and may include impurities having the second conductivity type. Each of the extension regions may have a thickness in the vertical direction that is less than those of the channel regions and the one of the source/drain regions.
    Type: Application
    Filed: December 7, 2015
    Publication date: June 16, 2016
    Inventors: Ryan M. Hatcher, Borna J. Obradovic
  • Publication number: 20160163796
    Abstract: A device may include a nanosheet field effect transistor (FET) that may include a substrate, a well that is doped with impurities at a surface of the substrate, a channel including a plurality of stacked nanosheets, a gate, a conductive material, and an isolation layer. Ones of the plurality of stacked nanosheets may include a semiconductor material that may be doped with impurities of the same conductivity type as the impurities of the well. The conductive material may be adjacent the plurality of nanosheets and may electrically connect ones of the plurality of nanosheets to the well. The isolation layer may electrically insulate the well from the workfunction metal.
    Type: Application
    Filed: November 25, 2015
    Publication date: June 9, 2016
    Inventors: Borna J. Obradovic, Ryan Hatcher, Robert C. Bowen, Mark S. Rodder
  • Publication number: 20160111284
    Abstract: Exemplary embodiments provide for fabricating a nanosheet stack structure having one or more sub-stacks.
    Type: Application
    Filed: October 21, 2015
    Publication date: April 21, 2016
    Inventors: Jorge A. Kittl, Borna J. Obradovic, Robert C. Bowen, Mark S. Rodder
  • Publication number: 20160111337
    Abstract: Exemplary embodiments provide for fabricating a biaxially strained nanosheet.
    Type: Application
    Filed: October 20, 2015
    Publication date: April 21, 2016
    Inventors: Ryan M. Hatcher, Robert C. Bowen, Mark S. Rodder, Borna J. Obradovic, Joon Goo Hong
  • Publication number: 20160104787
    Abstract: Methods of forming a semiconductor device are provided. The methods may include forming a plurality of fin-shaped channels on a substrate, forming a gate structure crossing over the plurality of fin-shaped channels and forming a source/drain adjacent a side of the gate structure. The source/drain may cross over the plurality of fin-shaped channels and may be electrically connected to the plurality of fin-shaped channels. The methods may also include forming a metallic layer on an upper surface of the source/drain and forming a conductive contact on the metallic layer opposite the source/drain. The conductive contact may have a first length in a longitudinal direction of the metallic layer that is less than a second length of the metallic layer in the longitudinal direction of the metallic layer.
    Type: Application
    Filed: October 8, 2015
    Publication date: April 14, 2016
    Inventors: Jorge A. Kittl, Ganesh Hegde, Rwik Sengupta, Borna J. Obradovic, Mark S. Rodder
  • Publication number: 20150364556
    Abstract: An integrated circuit chip includes a semiconductor substrate, a first back-end-of-line unit circuit that includes a first group of field effect transistors, a second gate-loaded unit circuit that includes a second group of field effect transistors. The first group of field effect transistors includes a first transistor and the second group of field effect transistors includes a second transistor. A bottom surface of a gate electrode of the first transistor extends closer to a bottom surface of the semiconductor substrate than does a bottom surface of a gate electrode of the second transistor.
    Type: Application
    Filed: June 2, 2015
    Publication date: December 17, 2015
    Inventors: Mark S. RODDER, Dharmendar Reddy PALLE, Borna J. Obradovic
  • Publication number: 20150364546
    Abstract: A device including a stacked nanosheet field effect transistor (FET) may include a substrate, a first channel pattern on the substrate, a second channel pattern on the first channel pattern, a gate that is configured to surround portions of the first channel pattern and portions of the second channel pattern, and source/drain regions on opposing ends of the first channel pattern and second channel pattern. The first and second channel patterns may each include a respective plurality of nanosheets arranged in a respective horizontal plane that is parallel to a surface of the substrate. The nanosheets may be spaced apart from each other at a horizontal spacing distance between adjacent ones of the nanosheets. The second channel pattern may be spaced apart from the first channel pattern at a vertical spacing distance from the first channel pattern to the second channel pattern that is greater than the horizontal spacing distance.
    Type: Application
    Filed: May 27, 2015
    Publication date: December 17, 2015
    Inventors: Mark S. Rodder, Borna J. Obradovic, Rwik Sengupta