Patents by Inventor Byung-Jun Min

Byung-Jun Min has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6967860
    Abstract: A ferroelectric random access memory device including a pulse generator circuit capable of generating a pulse signal in response to an address transition. A chip enable buffer circuit activates a chip enable flag signal in response to a first transition of the pulse signal. A row selector circuit selects and drives one of the rows in response to the address. The row selector circuit also generates a flag signal indicating a selection of a plate line. A control circuit activates a plate control signal in response to the activation of a write enable signal, and deactivates the plate control signal in response to a second transition of the pulse signal. A plate line of a selected row is re-activated according to activation of the plate control signal and is deactivated according to deactivation of the plate control signal.
    Type: Grant
    Filed: October 9, 2003
    Date of Patent: November 22, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mun-Kyu Choi, Byung-Jun Min, Ki-Nam Kim, Byung-Gil Jeon
  • Publication number: 20050179457
    Abstract: A forced air heat exhaust type of burn-in test apparatus for packages: A first air supply duct provides air to the burn-in chamber and a second air supply duct provides air to supply tubes that direst air into the test sockets that hold the packages. The test sockets have a structure that allows air ventilation of the conductive balls. Accordingly, the apparatus can control the temperature around the packages as well as the temperature in the burn-in chamber, thus preventing conductive ball-melting.
    Type: Application
    Filed: December 28, 2004
    Publication date: August 18, 2005
    Inventors: Byung-Jun Min, Woo-Jin Kim, Jeong-Ho Bang, Hyun-Seop Shim, Hyun-Geun Iy, Jae-Il Lee
  • Publication number: 20050174831
    Abstract: There are provided a ferroelectric RAM (Random Access Memory) device and a control method thereof. In the device, a data input buffer circuit senses a transition of input data and generates a data transition detection signal. Further, a plate pulse generator generates a single pulse to store first logic data among applied data at an enable section of a plate line, and to store second logic data opposite to the first logic data at a disable section of the plate line, where the single pulse enables the plate line connected to a memory cell in response to the data transition detection signal and then disables it after lapse of a given time. Thus, a stabilized write operation can be provided and a control of the ferroelectric RAM device can be simplified.
    Type: Application
    Filed: February 8, 2005
    Publication date: August 11, 2005
    Inventors: Byung-Jun Min, Byung-Gil Jeon
  • Publication number: 20050174830
    Abstract: A reference voltage generating apparatus and a driving method therefor are provided. The method of driving the reference voltage generating apparatus for supplying a reference voltage to read data from a ferroelectric memory cell including a ferroelectric capacitor and an access transistor comprises: re-storing, in a reference cell, data equal to data stored in the reference cell, in response to a first control signal, and generating a reference voltage, in the re-stored reference cell, in response to a second control signal, to compare the reference voltage with a voltage corresponding to data stored in the ferroelectric memory cell and to read the data stored in the ferroelectric memory cell. The reference cell includes a ferroelectric capacitor and an access transistor.
    Type: Application
    Filed: January 19, 2005
    Publication date: August 11, 2005
    Inventors: Kang-Woon Lee, Byung-Jun Min, Byung-Gil Jeon
  • Publication number: 20050013162
    Abstract: A nonvolatile semiconductor memory device is provided, comprising a nonvolatile memory cell array which has a one-time programming region accessed in response to a first decoding signal and a normal region accessed in response to a second decoding signal. The device performs a read operation and a write operation. The device further comprises (a) a data write circuit writing data in the nonvolatile memory cell array in response to a write enable signal during the write operation; (b) a data read circuit reading data output from the nonvolatile memory cell array in response to a sense amplifier enable signal during the read operation; and (c) a control means activating the sense amplifier enable signal when the first decoding signal is generated and comparing data output from the data read circuit to generate the write enable signal during the write operation.
    Type: Application
    Filed: February 26, 2004
    Publication date: January 20, 2005
    Inventors: Byung-Gil Jeon, Byung-Jun Min
  • Publication number: 20040076053
    Abstract: A ferroelectric random access memory device according to the present invention includes a pulse generator circuit capable of generating a pulse signal in response to an address transition. A chip enable buffer circuit activates a chip enable flag signal in response to a first transition of the pulse signal. A row selector circuit selects and drives one of the rows in response to the address. The row selector circuit also generates a flag signal indicating a selection of a plate line. A control circuit activates a plate control signal in response to the activation of a write enable signal, and deactivates the plate control signal in response to a second transition of the pulse signal. A plate line of a selected row is re-activated according to activation of the plate control signal and is deactivated according to deactivation of the plate control signal.
    Type: Application
    Filed: October 9, 2003
    Publication date: April 22, 2004
    Inventors: Mun-Kyu Choi, Byung-Jun Min, Ki-Nam Kim, Byung-Gil Jeon
  • Patent number: D411828
    Type: Grant
    Filed: June 19, 1998
    Date of Patent: July 6, 1999
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Byung Jun Min