Patents by Inventor Charles Dennison

Charles Dennison has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5702990
    Abstract: A semiconductor memory device includes, a) a semiconductor substrate; b) a field effect transistor gate positioned outwardly of the semiconductor substrate; c) opposing active areas formed within the semiconductor substrate on opposing sides of the gate; d) a capacitor electrically connected with one of the active areas; the capacitor comprising an inner storage node, a capacitor dielectric layer, and an outer cell node; the inner storage node electrically connecting with the one active area, the inner storage node having an upper surface at an elevation; e) a bit line; f) a dielectric insulating layer positioned intermediate the bit line and the other active area; and g) an electrically conductive bit line plug extending through the insulating layer to contact with the other active area and electrically interconnect the bit line with the other active area, the bit line plug being homogeneous in composition between the other active area and the elevation of the inner storage node upper surface.
    Type: Grant
    Filed: September 13, 1996
    Date of Patent: December 30, 1997
    Assignee: Micron Technology, Inc.
    Inventors: Mark Jost, Charles Dennison
  • Patent number: 5691547
    Abstract: The disclosure includes preferred semiconductor transistor devices utilizing thin film transistors, as well as preferred methods of forming such devices. Specifically, a bottom thin film transistor gate is formed having a top surface. An insulating filler is provided adjacent the thin film transistor gate to an elevation at least as high as the thin film transistor gate top surface, and subsequently levelled to provide generally planar insulating surfaces adjacent the thin film transistor gate. The planar insulating surfaces are substantially coplanar with the thin film transistor gate top surface. A planar semiconductor thin film is then formed over the thin film transistor gate and over the adjacent planar insulating surfaces. The thin film is doped to form source and drain regions of a thin film transistor which is bottom gated by the thin film transistor gate.
    Type: Grant
    Filed: January 23, 1995
    Date of Patent: November 25, 1997
    Assignee: Micron Technology, Inc.
    Inventors: Monte Manning, Charles Dennison
  • Patent number: 5661045
    Abstract: A method for forming semiconductor devices includes a low energy implant for tailoring the electrical characteristics of the semiconductor devices. Using the low energy implant, narrow width devices such as access transistors in an SRAM cell, can be fabricated with a low threshold voltage (Vt). The low energy implant is performed on the active areas of a silicon substrate following field isolation and field implant. For an n-conductivity access transistor, the low energy dopant can be an n-type dopant such as phosphorus, arsenic or antimony.
    Type: Grant
    Filed: December 9, 1996
    Date of Patent: August 26, 1997
    Assignee: Micron Technology, Inc.
    Inventors: Monte Manning, Charles Dennison, Howard Rhodes, Tyler Lowrey
  • Patent number: 5624863
    Abstract: A semiconductor processing method of forming complementary first conductivity type doped and second conductivity type doped active regions within a semiconductor substrate includes, a) providing a semiconductor substrate; b) masking a desired first conductivity type region of the substrate while conducting second conductivity type doping into a desired second conductivity type active region of the substrate; c) providing an insulating layer over the substrate over the desired first conductivity type region and the second conductivity type doped region; d) patterning the insulating layer to provide a void therethrough to the desired first conductivity type region; e) filling the void with a first conductivity type doped polysilicon plug, the plug having a first conductivity type dopant impurity concentration of at least 1.times.10.sup.20 ions/cm.sup.
    Type: Grant
    Filed: July 17, 1995
    Date of Patent: April 29, 1997
    Assignee: Micron Technology, Inc.
    Inventors: Mark Helm, Charles Dennison
  • Patent number: 5605857
    Abstract: A semiconductor memory device includes, a) a semiconductor substrate; b) a field effect transistor gate positioned outwardly of the semiconductor substrate; c) opposing active areas formed within the semiconductor substrate on opposing sides of the gate; d) a capacitor electrically connected with one of the active areas; the capacitor comprising an inner storage node, a capacitor dielectric layer, and an outer cell node; the inner storage node electrically connecting with the one active area, the inner storage node having an upper surface at an elevation; e) a bit line; f) a dielectric insulating layer positioned intermediate the bit line and the other active area; and g) an electrically conductive bit line plug extending through the insulating layer to contact with the other active area and electrically interconnect the bit line with the other active area, the bit line plug being homogeneous in composition between the other active area and the elevation of the inner storage node upper surface.
    Type: Grant
    Filed: February 22, 1995
    Date of Patent: February 25, 1997
    Assignee: Micron Technology, Inc.
    Inventors: Mark Jost, Charles Dennison
  • Patent number: 5491356
    Abstract: A three dimensional capacitor structure particularly adapted for use as a memory cell capacitor of a DRAM is disclosed. The capacitor structure incorporates the substantially vertical (in relation to the substrate) sides of a plurality of spacers into the storage node capacitor to increase the total area of the storage node capacitor. In the described embodiments of the invention, a first spacer and a second spacer are formed next to the digit lines. The bottom storage node plate is formed on at least the first sides of the spacers to increase area of the storage node. The bottom storage node plate is also formed on the upper surface of the digit line. Additional spacers can also be added to further increase the area of the storage node. A dielectric layer is formed over the first capacitor plate and a second capacitor plate layer is formed over the dielectric layer to complete the structure.
    Type: Grant
    Filed: November 15, 1993
    Date of Patent: February 13, 1996
    Assignee: Micron Technology, Inc.
    Inventors: Charles Dennison, Pierre Fazan
  • Patent number: 5411909
    Abstract: The disclosure includes preferred semiconductor transistor devices utilizing thin film transistors, as well as preferred methods of forming such devices. Specifically, a bottom thin film transistor gate is formed having a top surface. An insulating filler is provided adjacent the thin film transistor gate to an elevation at least as high as the thin film transistor gate top surface, and subsequently levelled to provide generally planar insulating surfaces adjacent the thin film transistor gate. The planar insulating surfaces are substantially coplanar with the thin film transistor gate top surface. A planar semiconductor thin film is then formed over the thin film transistor gate and over the adjacent planar insulating surfaces. The thin film is doped to form source and drain regions of a thin film transistor which is bottom gated by the thin film transistor gate.
    Type: Grant
    Filed: June 23, 1993
    Date of Patent: May 2, 1995
    Assignee: Micron Technology, Inc.
    Inventors: Monte Manning, Charles Dennison
  • Patent number: 5405788
    Abstract: A method for forming semiconductor devices includes a low energy implant for tailoring the electrical characteristics of the semiconductor devices. Using the low energy implant, narrow width devices such as access transistors in an SRAM cell, can be fabricated with a low threshold voltage (Vt). The low energy implant is performed on the active areas of a silicon substrate following field isolation and field implant. For an n-conductivity access transistor, the low energy dopant can be an n-type dopant such as phosphorus, arsenic or antimony.
    Type: Grant
    Filed: May 24, 1993
    Date of Patent: April 11, 1995
    Assignee: Micron Technology, Inc.
    Inventors: Monte Manning, Charles Dennison, Howard Rhodes, Tyler Lowrey
  • Patent number: 5250457
    Abstract: A method of forming a buried bit line array of memory cells comprises: a) providing an array of word lines atop a semiconductor wafer; b) providing active areas about the word lines to define an array of memory cell FETs, the active areas being defined by a first active region for electrical connection with a memory cell capacitor and a second active region for electrical connection with a bit line; c) providing a layer of first material (preferably polyimide) atop the wafer to a selected thickness; d) patterning and etching the layer of first material to define a pattern of buried bit line grooves for formation of buried bit lines therewithin, the bit line grooves having a first selected width; e) providing a layer of insulating material to a selected thickness atop the wafer over the patterned and etched layer of first material, the selected thickness of insulating material being less than half the first selected width, the layer of insulating material narrowing the bit line grooves to a smaller second widt
    Type: Grant
    Filed: February 19, 1992
    Date of Patent: October 5, 1993
    Assignee: Micron Technology, Inc.
    Inventor: Charles Dennison
  • Patent number: 5206183
    Abstract: A method of forming a bit line over capacitor array of memory cells includes providing a first layer of polyimide over word lines. Such layer is then patterned and etched to define storage node circuits. A first layer of conductively doped polysilicon is applied over the first layer of polyimide. A second layer of polyimide is applied over the first layer of conductively doped polysilicon. The second layer of polyimide and first layer of polysilicon are etched over the first layer of polyimide to define isolated cell storage nodes. Such can be conducted without any prior patterning or masking of the second layer of polyimide and first layer of polysilicon. A third layer of polyimide is provided atop the wafer over the isolated cell storage nodes. The third and first layers of polyimide are etched to define bit line contacts. Insulating spacers are provided about the periphery within the bit line contacts. Conductive material is deposited to provide conductive material pillars within the bit line contacts.
    Type: Grant
    Filed: February 19, 1992
    Date of Patent: April 27, 1993
    Assignee: Micron Technology, Inc.
    Inventor: Charles Dennison
  • Patent number: 5100838
    Abstract: A method of forming conducting pillars in a semiconductor integrated circuit which are defined by insulating spacers of a previous conducting layer. The method includes the steps of forming parallel-spaced conductor lines on a silicon substrate having spaces therebetween; forming insulating spacers on the sidewalls of the conductor lines while leaving a gap between the lines; filling the gaps with a conductor film and etching the film to form conducting pillars; and photo-etching contact vias to the conducting pillars for forming a multilevel interconnect between the conductor lines and another conductor.
    Type: Grant
    Filed: October 4, 1990
    Date of Patent: March 31, 1992
    Assignee: Micron Technology, Inc.
    Inventor: Charles Dennison