Patents by Inventor Cheng-Wen Fan

Cheng-Wen Fan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7167072
    Abstract: An inductor formed on a substrate having a dielectric layer thereon is disclosed. The inductor includes a first inductor pattern, a second inductor pattern a third inductor pattern. The first inductor pattern is formed within the dielectric layer, the second inductor pattern is formed on the first inductor pattern and electrically connected thereto, and the third inductor pattern is formed on the second inductor pattern and electrically connected thereto, wherein the first inductor pattern, the second inductor pattern, and the third inductor pattern have similar pattern. Because the thickness of the inductor can be increased by forming a multi-layer inductor structure, the resistance of the inductor, therefore, is reduced.
    Type: Grant
    Filed: March 25, 2004
    Date of Patent: January 23, 2007
    Assignee: United Microelectronics Corp.
    Inventors: Chien-Chou Hung, Hua-Chou Tseng, Tsun-Lai Hsu, Cheng-Wen Fan, Chia-Hung Chin, Ellis Lin
  • Patent number: 7049240
    Abstract: A method for forming a SiGe HBT, which combines a SEG and Non-SEG growth, is disclosed. The SiGe base layer is deposited by a Non-SEG method. Then, the first-emitter layer is developed directly upon the SiGe base layer that has a good interface quality between the base-emitter. Next, a second poly silicon layer, which has a dopant concentration range within 1E19 to 1E21 (atom/cc), is deposited by SEG method. It not only reduces the resistance of the SiGe base layer, but also avoids the annealing that may influence the performance of the device.
    Type: Grant
    Filed: November 10, 2003
    Date of Patent: May 23, 2006
    Assignee: United Microelectronics Corp.
    Inventors: Cheng-Wen Fan, Hua-Chou Tseng, Chia-Hong Chin, Chun-Yi Lin, Cheng-Choug Hung
  • Patent number: 6974650
    Abstract: A method of correcting a mask layout is provided. The mask layout includes a plurality of element patterns. An inspection program is executed to classify the element patterns of the mask layout into a plurality of element pattern types according to a pattern density of the element patterns. Following this, each of the element pattern types is corrected so as to prevent a plasma micro-loading effect.
    Type: Grant
    Filed: May 12, 2002
    Date of Patent: December 13, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Kay Ming Lee, Cheng-Wen Fan, Jiunn-Ren Hwang, Chih-Chiang Liu
  • Publication number: 20050212641
    Abstract: An inductor formed on a substrate having a dielectric layer thereon is disclosed. The inductor includes a first inductor pattern, a second inductor pattern a third inductor pattern. The first inductor pattern is formed within the dielectric layer, the second inductor pattern is formed on the first inductor pattern and electrically connected thereto, and the third inductor pattern is formed on the second inductor pattern and electrically connected thereto, wherein the first inductor pattern, the second inductor pattern, and the third inductor pattern have similar pattern. Because the thickness of the inductor can be increased by forming a multi-layer inductor structure, the resistance of the inductor, therefore, is reduced.
    Type: Application
    Filed: March 25, 2004
    Publication date: September 29, 2005
    Inventors: Chien-Chou Hung, Hua-Chou Tseng, Tsun-Lai Hsu, Cheng-Wen Fan, Chia-Hung Chin, Ellis Lin
  • Publication number: 20050110044
    Abstract: A fabrication method for heterojunction bipolar transistor is disclosed. The method uses ISSG oxide instead of conventional PECVD oxide so that the base/emitter interface damage can be reduced. Moreover, the invention replaces the conventional emitter-window/space mask with an emitter-window reverse-tone mask/line mask to minimize the critical dimension of emitter window. Furthermore, the invention also utilizes a two-steps extrinsic base implantation to form two extrinsic bases with different dopant concentrations so that the base resistance can be reduced.
    Type: Application
    Filed: December 21, 2004
    Publication date: May 26, 2005
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Cheng-Wen Fan, Hua-Chou Tseng
  • Publication number: 20050101115
    Abstract: A method for forming a SiGe HBT, which combines a SEG and Non-SEG growth, is disclosed. The SiGe base layer is deposited by a Non-SEG method. Then, the first-emitter layer is developed directly upon the SiGe base layer that has a good interface quality between the base-emitter. Next, a second poly silicon layer, which has a dopant concentration range within 1E19 to 1E21 (atom/cc), is deposited by SEG method. It not only reduces the resistance of the SiGe base layer, but also avoids the annealing that may influence the performance of the device.
    Type: Application
    Filed: November 10, 2003
    Publication date: May 12, 2005
    Inventors: Cheng-Wen Fan, Hua-Chou Tseng, Chia-Hong Chin, Chun-Yi Lin, Cheng-Choug Hung
  • Patent number: 6881640
    Abstract: A fabrication method for heterojunction bipolar transistor is disclosed. The method uses ISSG oxide instead of conventional PECVD oxide so that the base/emitter interface damage can be reduced. Moreover, the invention replaces the conventional emitter-window/space mask with an emitter-window reverse-tone mask/line mask to minimize the critical dimension of emitter window. Furthermore, the invention also utilizes a two-steps extrinsic base implantation to form two extrinsic bases with different dopant concentrations so that the base resistance can be reduced.
    Type: Grant
    Filed: September 5, 2003
    Date of Patent: April 19, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Cheng-Wen Fan, Hua-Chou Tseng
  • Publication number: 20050051797
    Abstract: A fabrication method for heterojunction bipolar transistor is disclosed. The method uses ISSG oxide instead of conventional PECVD oxide so that the base/emitter interface damage can be reduced. Moreover, the invention replaces the conventional emitter-window/space mask with an emitter-window reverse-tone mask/line mask to minimize the critical dimension of emitter window. Furthermore, the invention also utilizes a two-steps extrinsic base implantation to form two extrinsic bases with different dopant concentrations so that the base resistance can be reduced.
    Type: Application
    Filed: September 5, 2003
    Publication date: March 10, 2005
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Cheng-Wen Fan, Hua-Chou Tseng
  • Patent number: 6722209
    Abstract: A Coriolis force type flow meter uses an optical interferometer as the measuring device. When a tube that a fluid flows through experiences a bending vibration caused by an external stimulating source, the tube also has a twist vibration due to the action of the Coriolis force. The optical interferometer is then employed to measure the tiny angular change in the amplitude of the tube vibration. From such a measurement, one can determine the flux of the fluid in the tube.
    Type: Grant
    Filed: November 27, 2002
    Date of Patent: April 20, 2004
    Assignee: Industrial Technology Research Institute
    Inventors: Cheng-Wen Fan, Chin-Chung Nien, Tsung-Tu Gwo, Kao-Hone Chu
  • Publication number: 20030211398
    Abstract: A method of correcting a mask layout is provided. The mask layout includes a plurality of element patterns. An inspection program is executed to classify the element patterns of the mask layout into a plurality of element pattern types according to a pattern density of the element patterns. Following this, each of the element pattern types is corrected so as to prevent a plasma micro-loading effect.
    Type: Application
    Filed: May 12, 2002
    Publication date: November 13, 2003
    Inventors: Kay Ming Lee, Cheng-Wen Fan, Jiunn-Ren Hwang, Chih-Chiang Liu