Patents by Inventor Cheng Wu

Cheng Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240078979
    Abstract: An electronic device including a display device is provided. The display device includes a sharing area, a junction area, and a privacy area. The junction area is positioned between the sharing area and the privacy area. The display device includes a privacy panel. A transmittance of the privacy panel corresponding to the sharing area is greater than a transmittance of the privacy panel corresponding to the junction area, and the transmittance of the privacy panel corresponding to the junction area is greater than a transmittance of the privacy panel corresponding to the privacy area.
    Type: Application
    Filed: August 8, 2023
    Publication date: March 7, 2024
    Applicants: Innolux Corporation, CARUX TECHNOLOGY PTE. LTD.
    Inventors: Li-Wei Sung, Chia-Hsien Lin, Cheng-Wu Lin, Yu-Ming Wu
  • Publication number: 20240078422
    Abstract: An optoelectronic computing system includes a first semiconductor die having a photonic integrated circuit (PIC) and a second semiconductor die having an electronic integrated circuit (EIC). The PIC includes optical waveguides, in which input values are encoded on respective optical signals carried by the optical waveguides. The PIC includes an optical copying distribution network having optical splitters. The PIC includes an array of optoelectronic circuitry sections, each receiving an optical wave from one of the output ports of the optical copying distribution network, and each optoelectronic circuitry section includes: at least one photodetector detecting at least one optical wave from the optoelectronic operation. The EIC includes electrical input ports receiving respective electrical values.
    Type: Application
    Filed: June 29, 2023
    Publication date: March 7, 2024
    Inventors: Huaiyu Meng, Yichen Shen, Yelong Xu, Gilbert Hendry, Longwu Ou, Jingdong Deng, Ronald Gagnon, Cheng-Kuan Lu, Maurice Steinman, Mike Evans, Jianhua Wu
  • Publication number: 20240078695
    Abstract: In various examples, surface profile estimation and bump detection may be performed based on a three-dimensional (3D) point cloud. The 3D point cloud may be filtered in view of a portion of an environment including drivable free-space, and within a threshold height to factor out other objects or obstacles other than a driving surface and protuberances thereon. The 3D point cloud may be analyzed—e.g., using a sliding window of bounding shapes along a longitudinal or other heading direction—to determine one-dimensional (1D) signal profiles corresponding to heights along the driving surface. The profile itself may be used by a vehicle—e.g., an autonomous or semi-autonomous vehicle—to help in navigating the environment, and/or the profile may be used to detect bumps, humps, and/or other protuberances along the driving surface, in addition to a location, orientation, and geometry thereof.
    Type: Application
    Filed: November 8, 2023
    Publication date: March 7, 2024
    Inventors: Minwoo Park, Yue Wu, Michael Grabner, Cheng-Chieh Yang
  • Publication number: 20240074761
    Abstract: An implantable rotator cuff muscle suture spacer with pressure sensing is provided, formed by a semiconductor manufacture procedure, including a base layer, made of a polymer material and having flexibility, and further including a first configuration region and a second configuration region, where the base layer is folded at imaginary fold line positions of the first configuration region and the second configuration region, so that the first configuration region is located above the second configuration region; a first electrode region, deposited on the first configuration region; a second electrode region, deposited on the second configuration region, corresponding to a position below the first electrode region, and configured to obtain a pressure sensing value; an inductance coil, deposited on the second configuration region and surrounding the second electrode region; and a capacitor layer, coated above a surface of the base layer to form a dielectric substance.
    Type: Application
    Filed: September 6, 2023
    Publication date: March 7, 2024
    Inventors: WEN CHENG KUO, HSIANG-YU WU, SONG-CHENG HONG
  • Publication number: 20240076980
    Abstract: Systems and methods for simulating subterranean regions having multi-scale, complex fracture geometries in a realistic simulation environment, which includes in the modeling process three-dimensional multi-scale rock discontinuities, hydraulic fractures, and heterogenous reservoir properties. Non-intrusive embedded discrete fracture modeling formulations are applied in conjunction with commercial or in-house simulators to efficiently and accurately model subsurface characteristics including three-dimensional geometries having combinations of complex hydraulic fractures and multi-scale rock discontinuities.
    Type: Application
    Filed: September 4, 2022
    Publication date: March 7, 2024
    Applicants: PetroChina Southwest Oil & Gas Field Company, ZFRAC LLC, BJ Karst Science & Technology Ltd.
    Inventors: Rui Yong, Jianfa Wu, Joseph Alexander Leines Artieda, Cheng Chang, Jijun Miao, Wei Yu, Hongbing Xie
  • Patent number: 11919908
    Abstract: The present application provides deazaguaine compounds that modulate the activity of the V617F variant of JAK2, which are useful in the treatment of various diseases, including cancer.
    Type: Grant
    Filed: December 20, 2021
    Date of Patent: March 5, 2024
    Assignee: Incyte Corporation
    Inventors: Andrew W. Buesking, Onur Atasoylu, Cheng-Tsung Lai, Padmaja Polam, Liangxing Wu, Wenqing Yao
  • Patent number: 11923187
    Abstract: A method includes transferring a wafer to a position over a wafer chuck; lifting a lifting pin through the wafer chuck to a first position to support the wafer; holding the wafer on the lifting pin using a negative pressure source in gaseous communication with an inner gas passage of the lifting pin; introducing a gas to a region between the wafer and the wafer chuck through an outer gas passage of the lifting pin, wherein in a top view of the lifting pin, the inner gas passage has a circular profile, while the outer gas passage has a ring-shape profile; and lowering the lifting to dispose the wafer over the wafer chuck.
    Type: Grant
    Filed: December 15, 2022
    Date of Patent: March 5, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Min-Cheng Wu, Chi-Hung Liao
  • Patent number: 11923427
    Abstract: A semiconductor device includes a semiconductor substrate, a control gate, a select gate, a charge trapping structure, and a dielectric structure. The semiconductor substrate has a drain region, a source region, and a channel region between the drain region and the source region. The control gate is over the channel region of the semiconductor substrate. The select gate is over the channel region of the semiconductor substrate and separated from the control gate. The charge trapping structure is between the control gate and the semiconductor substrate. The dielectric structure is between the select gate and the semiconductor substrate. The dielectric structure has a first part and a second part, the first part is between the charge trapping structure and the second part, and the second part is thicker than the first part.
    Type: Grant
    Filed: February 25, 2021
    Date of Patent: March 5, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Meng-Han Lin, Wei-Cheng Wu, Te-Hsin Chiu
  • Patent number: 11924940
    Abstract: The present application provides a lighting apparatus, including a lighting apparatus body and a control circuit built in the lighting apparatus body, where the lighting apparatus body includes a plurality of LED lamps; the control circuit includes a motor drive sub-circuit and an LED drive sub-circuit, and the LED drive sub-circuit is connected to the LED lamps, and configured to provide an LED drive signal for the LED lamps; and the motor drive sub-circuit is configured to be connected to a load motor outside the lighting apparatus body, so as to provide a motor drive signal for the load motor.
    Type: Grant
    Filed: December 23, 2021
    Date of Patent: March 5, 2024
    Assignee: Star Mount Enterprise Limited
    Inventors: Xiang Hua Huang, Shou Cheng Wu, Aaron O'Brien
  • Patent number: 11924986
    Abstract: An electronic device and an unlocking cover thereof are provided. The unlocking cover includes a shield, at least one assembling portion, and at least one abutting portion. The shield has a baffle and a shielding board that is connected to the baffle. The at least one assembling portion extends from the baffle. The at least one abutting portion extends from an inner surface of the shield. A distal end of the at least one abutting portion away from the shielding board is spaced apart from an inner surface of the shielding board by a triggering height that is within a range from 3.5 mm to 9 mm.
    Type: Grant
    Filed: September 29, 2021
    Date of Patent: March 5, 2024
    Assignee: WISTRON NEWEB CORPORATION
    Inventors: Szu-Cheng Pao, Yu-Shuo Wu
  • Patent number: 11920238
    Abstract: A method of making a sealing article that includes a body and a coating layer disposed on at least one surface of the body. The body comprises a polymeric elastomer such as perfluoroelastomer or fluoroelastomer. The coating layer comprises at least one metal. The sealing article may be a seal, a gasket, an O-ring, a T-ring or any other suitable product. The sealing article is resistant to ultra-violet (UV) light and plasma, and may be used for sealing a semiconductor processing chamber.
    Type: Grant
    Filed: July 22, 2022
    Date of Patent: March 5, 2024
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Peng-Cheng Hong, Jun-Liang Pu, W. L. Hsu, Chung-Hao Kao, Chia-Chun Hung, Cheng-Yi Wu, Chin-Szu Lee
  • Patent number: 11923231
    Abstract: A substrate table is provided. The substrate table includes a main body having a surface and a plurality of burls extending from the surface. The burls are configured to support a substrate on the main body. The substrate table further includes a number of vacuum channels provided in the burls to apply a vacuum to the substrate. The vacuum channels are distributed throughout the main body and arranged in a grid pattern.
    Type: Grant
    Filed: July 14, 2021
    Date of Patent: March 5, 2024
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Min-Cheng Wu, Chi-Hung Liao
  • Publication number: 20240071911
    Abstract: A semiconductor device includes a first die having a first bonding layer; a second die having a second bonding layer disposed over and bonded to the first bonding layer; a plurality of bonding members, wherein each of the plurality of bonding members extends within the first bonding layer and the second bonding layer, wherein the plurality of bonding members includes a connecting member electrically connected to a first conductive pattern in the first die and a second conductive pattern in the second die, and a dummy member electrically isolated from the first conductive pattern and the second conductive pattern; and an inductor disposed within the first bonding layer and the second bonding layer. A method of manufacturing a semiconductor device includes bonding a first inductive coil of a first die to a second inductive coil of a second die to form an inductor.
    Type: Application
    Filed: January 31, 2023
    Publication date: February 29, 2024
    Inventors: Harry-Haklay Chuang, Wen-Tuo Huang, Li-Feng Teng, Wei-Cheng Wu, Yu-Jen Wang
  • Publication number: 20240074068
    Abstract: An electronic device includes a back board, a circuit board, a first attaching member and a second attaching member. The circuit board is arranged on the back board. The first attaching member is arranged between the back board and the circuit board. The second attaching member is arranged between the back board and the circuit board. The circuit board is fixed on the back board through the first attaching member and the second attaching member, and a material of the first attaching member is different from that of the second attaching member.
    Type: Application
    Filed: July 25, 2023
    Publication date: February 29, 2024
    Inventors: Yuan-Cheng LIU, Meng-Syuan WU, Hsin-Cheng CHEN
  • Publication number: 20240071776
    Abstract: A chip packaging structure and a method for fabricating the same are provided. The chip package structure includes a conductive substrate, a dam and a metal shielding layer. The conductive substrate includes a substrate, vias and electrodes. The substrate has first and second board surfaces opposite to each other. The vias penetrate through the first board surface and the second board surface, and a part of the vias is disposed in a first die-bonding region on which a chip is to be arranged. The electrodes extend from the first board surface to the second board surface through the vias. The dam is formed on the first board surface to surround the first die-bonding region, and the dam has a height higher than that of the chip. The metal shielding layer covers the dam and a part of the first board surface that do not overlap with the electrodes.
    Type: Application
    Filed: December 2, 2022
    Publication date: February 29, 2024
    Inventors: DEI-CHENG LIU, CHIA-SHUAI CHANG, MING-YEN PAN, JIAN-YU SHIH, JHIH-WEI LAI, SHIH-HAN WU
  • Publication number: 20240071451
    Abstract: The three-state spintronic device includes: a bottom electrode, a magnetic tunnel junction and a top electrode from bottom to top. The magnetic tunnel junction includes: a spin-orbit coupling layer, a ferromagnetic free layer, a barrier tunneling layer, a ferromagnetic reference layer, three local magnetic domain wall pinning centers and domain wall nucleation centers. An antisymmetric exchange interaction is modulated, and the magnetic domain wall pinning centers are embedded in an interface between a heavy metal and the ferromagnetic free layer. The magnetic domain wall nucleation centers are at two ends of the ferromagnetic free layer. A current pulse flows through the spin-orbit coupling layer to generate a spin current and the spin current is injected into the ferromagnetic free layer. Under a control of all-electrical controlled, an effective field of a spin-orbit torque drives domain wall to move and displace.
    Type: Application
    Filed: January 21, 2021
    Publication date: February 29, 2024
    Inventors: Huai LIN, Guozhong XING, Zuheng WU, Long LIU, Di WANG, Cheng LU, Peiwen ZHANG, Changqing XIE, Ling LI, Ming LIU
  • Publication number: 20240074282
    Abstract: The present application provides a displaying base plate and a displaying device, which relates to the technical field of displaying. The displaying device can ameliorate the problem of screen greening caused by electrostatic charges, thereby improving the effect of displaying. The displaying base plate includes an active area and a non-active area connected to the active area, the non-active area includes an edge region and a first-dam region, and the first-dam region is located between the active area and the edge region; the displaying base plate further includes: a substrate; an anti-static layer disposed on the substrate, wherein the anti-static layer is located at least within the edge region; and a driving unit and a touch unit that are disposed on the substrate, wherein the driving unit is located within the active area.
    Type: Application
    Filed: August 23, 2022
    Publication date: February 29, 2024
    Applicants: Chengdu BOE Optoelectronics Technology Co., Ltd., BOE Technology Group Co., Ltd.
    Inventors: Yu Zhao, Yong Zhuo, Wei He, Yanxia Xin, Qun Ma, Xiping Li, Jianpeng Liu, Kui Fang, Cheng Tan, Xueping Li, Yihao Wu, Xiaoyun Wang, Haibo Li, Xiaoyan Yang
  • Publication number: 20240071850
    Abstract: The present disclosure provides a semiconductor structure and a method of manufacturing a semiconductor structure. The semiconductor structure includes a substrate, semiconductor structures, an isolation layer, an adhesive layer, a metal layer, a metal nitride layer, a semiconductor layer, a profile modifier layer, and a disconnection structure. The semiconductor structures are disposed on the substrate. The isolation layer is disposed between the semiconductor structures. The metal layer is disposed on an adhesive layer. The metal nitride layer is disposed on the metal layer. The semiconductor layer is disposed on the metal nitride layer. The profile modifier layer is disposed on the semiconductor layer. The disconnection structure is disposed and extending from the profile modifier layer to the isolation layer. A first width of the disconnection structure in the profile modifier layer is substantially the same as a second width of the disconnection structure in the isolation layer.
    Type: Application
    Filed: August 29, 2022
    Publication date: February 29, 2024
    Inventors: FU-MING HSU, MING-JIE HUANG, ZHEN-CHENG WU, YUNG-CHENG LU
  • Publication number: 20240071330
    Abstract: A display device includes a display panel. The display panel has a functional display area. The functional display area includes a plurality of display pixels and a plurality of light transmitting regions. The plurality of display pixels are around by the plurality of the light transmitting regions. A boundary between one of the plurality of display pixels and one of the plurality of light transmitting regions comprises an arc segment.
    Type: Application
    Filed: November 3, 2023
    Publication date: February 29, 2024
    Applicant: Innolux Corporation
    Inventors: Chia-Hao Tsai, Ming-Jou Tai, Yi-Shiuan Cherng, Yu-Shih Tsou, You-Cheng Lu, Yung-Hsun Wu
  • Patent number: 11915752
    Abstract: A memory device includes a main array comprising main memory cells; a redundancy array comprising redundancy memory cells; and write circuitry configured to perform a first programming operation on a main memory cell, to detect whether a current of the main memory cell exceeds a predefined current threshold during the first programming operation, and to disable a second programming operation for a redundancy memory cell if the current of the main memory cell exceeds the predefined current threshold during the first programming operation.
    Type: Grant
    Filed: March 31, 2022
    Date of Patent: February 27, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Yu-Der Chih, Chung-Cheng Chou, Chun-Yun Wu, Chen-Ming Hung