Patents by Inventor Chi-Shun Weng

Chi-Shun Weng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120137156
    Abstract: A controlling circuit supporting a power saving mechanism includes: a transmitting interface arranged to perform a signal transmission with a specific controlling circuit; and a setting unit coupled to the transmitting interface. The setting unit is arranged to control the specific controlling circuit to operate in the power saving mechanism.
    Type: Application
    Filed: November 7, 2011
    Publication date: May 31, 2012
    Inventors: Liang-Wei Huang, Ta-Chin Tseng, Chi-Shun Weng, Shieh-Hsing Kuo
  • Patent number: 8165188
    Abstract: A transceiver includes: a first DAC, for receiving a first digital signal to generate an analog signal; an operation circuit, coupled to the first DAC, for receiving the analog signal and a feedback signal to generate an operated analog signal; an ADC, for generating a second digital signal according to the operated analog signal; a digital signal processing circuit, for processing the second digital signal to generate a processed digital signal; a second DAC, for generating the feedback signal according to the processed digital signal; an adjustable delay circuit, for delaying a clock signal according to a control signal to adjust at least one sampling point of at least one of the first DAC, the second DAC and the ADC; and a control circuit, for generating the control signal according to the processed digital signal.
    Type: Grant
    Filed: December 31, 2008
    Date of Patent: April 24, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chih-Yung Shih, Liang-Wei Huang, Shieh-Hsing Kuo, Chi-Shun Weng
  • Publication number: 20120011217
    Abstract: A master/slave decision device applied to a first network device is provided, where the first network device is coupled to a second network device, and the master/slave decision device includes a seed distance detection unit and a decision unit. The seed distance decision unit is utilized for detecting a seed distance between a first seed utilized in a first scrambler of the first network device and a second seed utilized in a second scrambler of the second network device. The decision unit is coupled to the seed distance detecting unit, and is utilized for determining the first network device to be a master device or a slave device according to the seed distance.
    Type: Application
    Filed: July 3, 2011
    Publication date: January 12, 2012
    Inventors: Chi-Shun Weng, Liang-Wei Huang, Ming-Feng Hsu, Yuan-Jih Chu
  • Patent number: 8094698
    Abstract: A method for generating a spread spectrum clock includes the steps of providing a reference clock having a reference period; generating a plurality of output clocks respectively having different phases according to the reference clock; generating a first/second control signal according to the reference clock and a spread spectrum clock and starting a first/second duration accordingly; during the first/second duration, outputting a first/second selecting signal representing a first/second predetermined sequence according to the first/second control signal, wherein the second predetermined sequence is a substantial reversed sequence of the first predetermined sequence; and during the first/second duration, sequentially outputting some or all of the output clocks as the spread spectrum clock according to the first/second predetermined sequence.
    Type: Grant
    Filed: January 23, 2009
    Date of Patent: January 10, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Meng-Han Hsieh, Chi-Shun Weng, Ming-Je Li, Kai-Yi Fang
  • Patent number: 7979219
    Abstract: The invention provides a method for testing a transmission medium used in a full-duplex communication system comprising an endpoint that comprises a transmitting end (TX) and a receiving end (RX); the method comprises the steps of: first, transmitting a transmitted signal which comprises a test signal sequence with a high auto-correlation characteristic; then, receiving a received signal, and performing a correlation operation on the test signal and the received signal; finally, according to the result of the correlation operation, determining the impedance matching condition of the transmission medium.
    Type: Grant
    Filed: June 22, 2009
    Date of Patent: July 12, 2011
    Assignee: Realtek Semiconductor Corp.
    Inventors: Kuang-Yu Yen, Meng-Han Hsieh, Hou-Wei Lin, Chi-Shun Weng
  • Patent number: 7847561
    Abstract: A network device, a network connection detector and a detection method thereof are disclosed. The network device includes a socket, a waveform generator and a reflected wave detector. The waveform generator sends a first test wave to at least a first contact of a plurality of contacts of a socket and then the reflected wave detector detects a first reflected wave that is corresponding to the first test wave and is reflected from the first contact. Thus a first control signal is generated according to detection result of the first reflected wave.
    Type: Grant
    Filed: December 9, 2009
    Date of Patent: December 7, 2010
    Assignee: Realtek Semiconductor Corp.
    Inventors: Liang-Wei Huang, Shieh-Hsing Kuo, Yao-Yi Tsai, Chi-Shun Weng
  • Publication number: 20100272217
    Abstract: A power consumption control method applied to a communication system adjusts the power consumption of a portion of circuit in the communication system according to a transmission distance between the communication system and another communication system. Another power consumption control method applied to a communication system adjusts the power consumption of a portion of circuit in the communication system according to a signal index of the communication system.
    Type: Application
    Filed: July 6, 2010
    Publication date: October 28, 2010
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventors: Chi-Shun Weng, Shian-Ru Lin, Liang-Wei Huang
  • Patent number: 7778609
    Abstract: A power consumption control method applied to a communication system adjusts the power consumption of a portion of circuit in the communication system according to a transmission distance between the communication system and another communication system. Another power consumption control method applied to a communication system adjusts the power consumption of a portion of circuit in the communication system according to a signal index of the communication system.
    Type: Grant
    Filed: October 20, 2006
    Date of Patent: August 17, 2010
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chi-Shun Weng, Shian-Ru Lin, Liang-Wei Huang
  • Publication number: 20100085062
    Abstract: A network device, a network connection detector and a detection method thereof are disclosed. The network device comprises a socket, a waveform generator and a reflected wave detector. The waveform generator sends a first test wave to at least a first contact of a plurality of contacts of a socket and then the reflected wave detector detects a first reflected wave that is corresponding to the first test wave and is reflected from the first contact. Thus a first control signal is generated according to detection result of the first reflected wave.
    Type: Application
    Filed: December 9, 2009
    Publication date: April 8, 2010
    Inventors: Liang-Wei Huang, Shieh-Hsing Kuo, Yao-Yi Tsai, Chi-Shun Weng
  • Patent number: 7675318
    Abstract: A configuration setting circuit and the method thereof, in which the configuration setting circuit includes a clock generator, a plurality of terminals, and a frequency detector coupled to a terminal. The clock generator is used to generate multiple clock signals with different frequencies, and output through the terminals. One input signal is inputted to the frequency detector through the terminal coupled to the frequency detector, so that the frequency detector can output at least two-bit configuration signal corresponding to the frequency of the input signal to set the operation mode.
    Type: Grant
    Filed: February 4, 2008
    Date of Patent: March 9, 2010
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chien-Chih Chen, Chi-Shun Weng, Meng-Han Hsieh, Ming-Je Li
  • Patent number: 7652483
    Abstract: A network device, a network connection detector and a detection method thereof are disclosed. The network device comprises a socket, a waveform generator and a reflected wave detector. The waveform generator sends a first test wave to at least a first contact of a plurality of contacts of a socket and then the reflected wave detector detects a first reflected wave that is corresponding to the first test wave and is reflected from the first contact. Thus a first control signal is generated according to detection result of the first reflected wave.
    Type: Grant
    Filed: August 21, 2007
    Date of Patent: January 26, 2010
    Assignee: Realtek Semiconductor Corp.
    Inventors: Liang-Wei Huang, Shieh-Hsing Kuo, Yao-Yi Tsai, Chi-Shun Weng
  • Patent number: 7609041
    Abstract: An automatic voltage control circuit controls a power supply unit to adjust a supply voltage provided by the power supply unit. The automatic voltage control circuit includes an oscillating unit, a frequency-comparing unit, and a control unit. The oscillating unit generates an oscillating signal. The frequency-comparing unit compares the oscillating frequency of the oscillating signal with at least one predetermined threshold frequency. The control unit controls the power supply unit to adjust the supply voltage according to the comparing result generated by the frequency-comparing unit.
    Type: Grant
    Filed: July 1, 2007
    Date of Patent: October 27, 2009
    Assignee: Realtek Semiconductor Corp.
    Inventors: Meng-Han Hsieh, Chi-Shun Weng
  • Publication number: 20090259422
    Abstract: The invention provides a method for testing a transmission medium used in a full-duplex communication system comprising an endpoint that comprises a transmitting end (TX) and a receiving end (RX); the method comprises the steps of: first, transmitting a transmitted signal which comprises a test signal sequence with a high auto-correlation characteristic; then, receiving a received signal, and performing a correlation operation on the test signal and the received signal; finally, according to the result of the correlation operation, determining the impedance matching condition of the transmission medium.
    Type: Application
    Filed: June 22, 2009
    Publication date: October 15, 2009
    Inventors: Kuang-Yu Yen, Meng-Han Hsieh, Hou-Wei Lin, Chi-Shun Weng
  • Publication number: 20090198754
    Abstract: A device for allocating a number of taps of a designated finite impulse response filter is disclosed. The device comprises a plurality of designated finite impulse response filters having fixed number of taps, a plurality of allocation finite impulse response filters having fixed number of taps, a control unit and an estimate unit. Depending on intensities of responses to interferences, at least one of the allocation FIR filters may be coupled in series to any one of the designated finite impulse response filters, thereby to provide a signal having excellent quality.
    Type: Application
    Filed: February 3, 2009
    Publication date: August 6, 2009
    Inventors: Rong-Jen Chang, Chi-Shun Weng, Ming-Je Li, Meng-Han Hsieh
  • Publication number: 20090190631
    Abstract: A method for generating a spread spectrum clock includes the steps of providing a reference clock having a reference period; generating a plurality of output clocks respectively having different phases according to the reference clock; generating a first/second control signal according to the reference clock and a spread spectrum clock and starting a first/second duration accordingly; during the first/second duration, outputting a first/second selecting signal representing a first/second predetermined sequence according to the first/second control signal, wherein the second predetermined sequence is a substantial reversed sequence of the first predetermined sequence; and during the first/second duration, sequentially outputting some or all of the output clocks as the spread spectrum clock according to the first/second predetermined sequence.
    Type: Application
    Filed: January 23, 2009
    Publication date: July 30, 2009
    Inventors: Meng-Han Hsieh, Chi-Shun Weng, Ming-Je Li, Kai-Yi Fang
  • Patent number: 7561980
    Abstract: The invention provides a method for testing a transmission medium used in a full-duplex communication system comprising an endpoint that comprises a transmitting end (TX) and a receiving end (RX); the method comprises the steps of: first, transmitting a transmitted signal which comprises a test signal sequence with a high auto-correlation characteristic; then, receiving a received signal, and performing a correlation operation on the test signal and the received signal; finally, according to the result of the correlation operation, determining the impedance matching condition of the transmission medium.
    Type: Grant
    Filed: February 16, 2005
    Date of Patent: July 14, 2009
    Assignee: Realtek Semiconductor Corp.
    Inventors: Kuang-Yu Yen, Meng-Han Hsieh, Hou-Wei Lin, Chi-Shun Weng
  • Publication number: 20090175322
    Abstract: A transceiver includes: a first DAC, for receiving a first digital signal to generate an analog signal; an operation circuit, coupled to the first DAC, for receiving the analog signal and a feedback signal to generate an operated analog signal; an ADC, for generating a second digital signal according to the operated analog signal; a digital signal processing circuit, for processing the second digital signal to generate a processed digital signal; a second DAC, for generating the feedback signal according to the processed digital signal; an adjustable delay circuit, for delaying a clock signal according to a control signal to adjust at least one sampling point of at least one of the first DAC, the second DAC and the ADC; and a control circuit, for generating the control signal according to the processed digital signal.
    Type: Application
    Filed: December 31, 2008
    Publication date: July 9, 2009
    Inventors: Chih-Yung Shih, Liang-Wei Huang, Shieh-Hsing Kuo, Chi-Shun Weng
  • Publication number: 20090164628
    Abstract: An integrated circuit is disclosed, including at least one configuration pin, an interface circuit, a detecting circuit, a determining circuit and a storage unit. A physical layer circuit of the invention not only increases the flexibility of setting PHY addresses, but also reduces the number of configuration pins.
    Type: Application
    Filed: December 19, 2008
    Publication date: June 25, 2009
    Inventors: Ming-Yuh YEH, Chi-Shun Weng, Ming-Je Li, Kai-Yi Fang, Meng-Han Hsieh
  • Publication number: 20090050904
    Abstract: A light emitting diode circuit includes a chip and a light emitting diode. The chip includes a current control unit that is used for controlling a driving current flowing through a path. The light emitting diode is positioned outside of the chip and is coupled to the path. The light emitting diode generates a light source according to the driving current. The light emitting diode circuit can directly control the current value of a driving current flowing through the light emitting diode. In this way, the circuit design is simplified and the production cost of the electronic product is reduced.
    Type: Application
    Filed: August 20, 2008
    Publication date: February 26, 2009
    Inventors: Meng-Han Hsieh, Tay-Her Tsaur, Chi-Shun Weng
  • Publication number: 20080186055
    Abstract: The present invention provides a configuration setting circuit and the method thereof, in which the configuration setting circuit includes a clock generator, a plurality of terminals, and a frequency detector coupled to a terminal. The clock generator is used to generate multiple clock signals with different frequencies, and output through the terminals. One input signal is inputted to the frequency detector through the terminal coupled to the frequency detector, so that the frequency detector can output at least two-bit configuration signal corresponding to the frequency of the input signal to set the operation mode.
    Type: Application
    Filed: February 4, 2008
    Publication date: August 7, 2008
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventors: Chien Chih Chen, Chi Shun Weng, Meng Han Hsieh, Ming Je Li