Patents by Inventor Chia-Hui Wu

Chia-Hui Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040056351
    Abstract: A semiconductor device comprises a substrate having contact pads each covered by under bump metallurgy and a plurality of bump electrodes respectively provided on the under bump metallurgy covering the contact pads. According to one embodiment of the present invention, the semiconductor device is characterized by having at least one contact pad (e.g., a test contact pad) which is not provided with any bump electrode but still has under bump metallurgy provided thereon. According to another embodiment of the present invention, the semiconductor device is characterized by having at least a conductive line formed of the same material as the under bump metallurgy for interconnecting at least two of the contact pads. The present invention further provides methods of manufacturing the semiconductor devices.
    Type: Application
    Filed: September 20, 2002
    Publication date: March 25, 2004
    Applicant: Himax Technologies, Inc.
    Inventors: Chia-Hui Wu, Biing-Seng Wu, Ying-Chou Tu
  • Publication number: 20030095376
    Abstract: A casing for an electronic device and a method producing the same. The method comprises the following steps. First, a first member is formed of a first metallic material, and a second member is formed of a second metallic material. In the second member, at least one step portion is formed. Then, the casing is produced by combining the first member and the second member in a manner such that the step portion corresponds to the unit and the second member is nearer to the unit than the first member.
    Type: Application
    Filed: June 11, 2002
    Publication date: May 22, 2003
    Inventors: Yuan-Chen Liang, Wei-Cheng Yen, Chih-Ming Hsu, Chia-Hui Wu
  • Patent number: 6204195
    Abstract: A process for avoiding dishing in a planarizing layer whose final thickness is reduced by Chem. Mech. Polishing, is described. The first step is to coat the surface to be planarized with a layer of a hard dielectric material, such as silicon nitride, prior to depositing the planarizing medium. After the latter has been reflowed, its thickness is reduced by means of CMP. While CMP is being applied, the etch rate is constantly sensed. When the etch front approaches the aforementioned hard layer a decrease in the etch rate is sensed and etching is terminated, thereby eliminating any dishing effects.
    Type: Grant
    Filed: October 5, 1998
    Date of Patent: March 20, 2001
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Rong-Wu Chien, Chia-Hui Wu, Honda Pai