Patents by Inventor Chien Wei Liao

Chien Wei Liao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110003452
    Abstract: A blocking dielectric engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking dielectric including a buffer layer in contact with the charge trapping element, such as silicon dioxide which can be made with high-quality, and a second capping layer in contact with said one of the gate and the channel. The capping layer has a dielectric constant that is higher than that of the first layer, and preferably includes a high-? material. The second layer also has a conduction band offset that is relatively high. A bandgap engineered tunneling layer between the channel and the charge trapping element is provided which, in combination with the multilayer blocking dielectric described herein, provides for high-speed erase operations by hole tunneling. In an alternative, a single layer tunneling layer is used.
    Type: Application
    Filed: September 14, 2010
    Publication date: January 6, 2011
    Applicant: Macronix International Co., Ltd.
    Inventors: SHENG CHIH LAI, Hang-Ting Lue, Chien Wei Liao
  • Patent number: 7816727
    Abstract: A blocking dielectric engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking dielectric including a buffer layer in contact with the charge trapping element, such as silicon dioxide which can be made with high-quality, and a second capping layer in contact with said one of the gate and the channel. The capping layer has a dielectric constant that is higher than that of the first layer, and preferably includes a high-? material. The second layer also has a conduction band offset that is relatively high. A bandgap engineered tunneling layer between the channel and the charge trapping element is provided which, in combination with the multilayer blocking dielectric described herein, provides for high-speed erase operations by hole tunneling. In an alternative, a single layer tunneling layer is used.
    Type: Grant
    Filed: July 30, 2008
    Date of Patent: October 19, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Sheng-Chih Lai, Hang-Ting Lue, Chien-Wei Liao
  • Publication number: 20100193859
    Abstract: A band gap engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking layer of metal doped silicon oxide material having a medium dielectric constant, such as aluminum doped silicon oxide, and separated from the semiconductor body including the channel by an engineered tunneling dielectric.
    Type: Application
    Filed: April 19, 2010
    Publication date: August 5, 2010
    Applicant: Macronix International Co., Ltd.
    Inventors: Sheng Chih LAI, Hang-Ting LUE, Chien Wei LIAO
  • Patent number: 7737488
    Abstract: A band gap engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking layer of metal doped silicon oxide material having a medium dielectric constant, such as aluminum doped silicon oxide, and separated from the semiconductor body including the channel by an engineered tunneling dielectric.
    Type: Grant
    Filed: August 27, 2007
    Date of Patent: June 15, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Sheng Chih Lai, Hang-Ting Lue, Chien Wei Liao
  • Publication number: 20090059676
    Abstract: A blocking dielectric engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking dielectric comprising a buffer layer in contact with the charge trapping element, such as silicon dioxide which can be made with high-quality, and a second capping layer in contact with said one of the gate and the channel. The capping layer has a dielectric constant that is higher than that of the first layer, and preferably comprises a high-? material. The second layer also has a conduction band offset that is relatively high. A bandgap engineered tunneling layer between the channel and the charge trapping element is provided which, in combination with the multilayer blocking dielectric described herein, provides for high-speed erase operations by hole tunneling. In an alternative, a single layer tunneling layer is used.
    Type: Application
    Filed: July 30, 2008
    Publication date: March 5, 2009
    Applicant: Macronix International Co., Ltd.
    Inventors: Sheng Chih Lai, Hang-Ting Lue, Chien Wei Liao
  • Publication number: 20090039416
    Abstract: A band gap engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking layer of metal doped silicon oxide material having a medium dielectric constant, such as aluminum doped silicon oxide, and separated from the semiconductor body including the channel by an engineered tunneling dielectric.
    Type: Application
    Filed: August 27, 2007
    Publication date: February 12, 2009
    Applicant: Macronix International Co., Ltd.
    Inventors: Sheng Chih Lai, Hang-Ting Lue, Chien Wei Liao