Patents by Inventor Chih-Ting Yeh

Chih-Ting Yeh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9165891
    Abstract: One embodiment of the disclosure provides an electrostatic discharge protection circuit. The electrostatic discharge protection circuit includes a p-type field effect transistor, a capacitance device and an n-type field effect transistor. The p-type field effect transistor has a source coupled to an input/output terminal, a gate coupled to a first node and a drain coupled to a second node. The capacitance device has a first terminal coupled to a first rail and a second terminal coupled to the first node. The n-type field effect transistor has a source coupled to the first rail, a gate coupled to the second node and a drain coupled to the first node.
    Type: Grant
    Filed: April 26, 2013
    Date of Patent: October 20, 2015
    Assignee: Industrial Technology Research Institute
    Inventors: Yung-Chih Liang, Chih-Ting Yeh
  • Publication number: 20150288172
    Abstract: A circuit and a method for electrostatic discharge clamping are provided. The circuit includes a detection module, a control module, and a clamping module. The detection, control, and clamping modules are coupled with a first power line of a first power source and a second power line of the first power source. Third terminals of the detection, control and clamping modules are coupled to a first power line of a second power source, a voltage division terminal of the detection module, a fourth terminal of the control module respectively. According to an electrostatic discharge event on the first power line of the first power source, the division voltage terminal of the detection module provides a voltage to the control module. Then, the control module controls the clamping module to couple the first power line of the first power source to the second power line of the first power source.
    Type: Application
    Filed: December 8, 2014
    Publication date: October 8, 2015
    Inventors: Chih-Ting YEH, Yung-Chih LIANG
  • Patent number: 9142953
    Abstract: An electrostatic discharge (ESD) protection apparatus, coupled between a first rail line and a second rail line, includes a clamp circuit and a detection circuit. The detection circuit includes an electronic element having an equivalent capacitance value, and a transistor having a gate, a first input and a second input respectively coupled to a first node, the first rail line and a drive terminal of the clamp circuit. In response to an ESD event, leakage currents pass between the first input and the gate and between the second input and the gate to equivalently form parasitic resistance therein, respectively. The parasitic resistances and the electronic element form a delay circuit to provide a drive voltage between the gate and the first input, and to provide a trigger current for conducting the clamp circuit, so that the first and second rail lines perform an ESD operation via the clamp circuit.
    Type: Grant
    Filed: November 15, 2012
    Date of Patent: September 22, 2015
    Assignee: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventor: Chih-Ting Yeh
  • Patent number: 9048101
    Abstract: One embodiment of the disclosure provides an electrostatic discharge protection circuit, including a first resistor, a p-type field effect transistor, a capacitance device and an n-type field effect transistor. The first resistor has a first terminal coupled to a first rail and a second terminal coupled to a first node. The p-type field effect transistor has a source coupled to the first rail, a gate coupled to the first node and a drain coupled to a second node. The capacitance device has a first terminal coupled to a second rail or the second node and a second terminal coupled to the first node. The n-type field effect transistor has a source coupled to the second rail, a gate coupled to the second node and a drain coupled to the first node.
    Type: Grant
    Filed: May 31, 2011
    Date of Patent: June 2, 2015
    Assignee: Industrial Technology Research Institute
    Inventors: Yung-Chih Liang, Chih-Ting Yeh
  • Patent number: 9019668
    Abstract: An integrated circuit having charged-device model (CDM) electrostatic discharge (ESD) protection includes an I/O circuit, at least one CDM ESD protection device, and at least one internal circuit. The integrated circuit further includes at least one TSV (Through Silicon Via) each being coupled between a ground of at least one ground of the input/output circuit and one of the at least one ESD protection device, wherein each of the at least one ESD protection device is coupled between one of the at least one TSV and a ground of one of the at least one internal circuit.
    Type: Grant
    Filed: December 18, 2012
    Date of Patent: April 28, 2015
    Assignee: Industrial Technology Research Institute
    Inventors: Chih Ting Yeh, Yung Chih Liang
  • Patent number: 8654492
    Abstract: An electrostatic discharge (ESD) protection apparatus includes a clamp circuit, a detection circuit and a control circuit. The clamp circuit has a first terminal and a second terminal respectively coupled to a first rail line and a second rail line. In response to an ESD event, the clamp circuit generates a first coupling potential at its coupling terminal. The detection circuit, coupled to the coupling terminal of the clamp circuit and the second rail line, outputs a detection signal in response to the first coupling potential. The control circuit, coupled to the first and second rail lines, the detection circuit and the clamp circuit, outputs a conduction signal to a control terminal of the clamp circuit in response to the detection signal. The clamp circuit is conducted in response to the conduction signal so that ESD between the first and second rail lines is performed through the clamp circuit.
    Type: Grant
    Filed: April 6, 2012
    Date of Patent: February 18, 2014
    Assignee: Industrial Technology Research Institute
    Inventor: Chih-Ting Yeh
  • Publication number: 20130234199
    Abstract: One embodiment of the disclosure provides an electrostatic discharge protection circuit. The electrostatic discharge protection circuit includes a p-type field effect transistor, a capacitance device and an n-type field effect transistor. The p-type field effect transistor has a source coupled to an input/output terminal, a gate coupled to a first node and a drain coupled to a second node. The capacitance device has a first terminal coupled to a first rail and a second terminal coupled to the first node. The n-type field effect transistor has a source coupled to the first rail, a gate coupled to the second node and a drain coupled to the first node.
    Type: Application
    Filed: April 26, 2013
    Publication date: September 12, 2013
    Applicant: Industrial Technology Research Institute
    Inventors: Yung-Chih Liang, Chih-Ting Yeh
  • Publication number: 20130128400
    Abstract: An electrostatic discharge (ESD) protection apparatus includes a clamp circuit, a detection circuit and a control circuit. The clamp circuit has a first terminal and a second terminal respectively coupled to a first rail line and a second rail line. In response to an ESD event, the clamp circuit generates a first coupling potential at its coupling terminal. The detection circuit, coupled to the coupling terminal of the clamp circuit and the second rail line, outputs a detection signal in response to the first coupling potential. The control circuit, coupled to the first and second rail lines, the detection circuit and the clamp circuit, outputs a conduction signal to a control terminal of the clamp circuit in response to the detection signal. The clamp circuit is conducted in response to the conduction signal so that ESD between the first and second rail lines is performed through the clamp circuit.
    Type: Application
    Filed: April 6, 2012
    Publication date: May 23, 2013
    Inventor: Chih-Ting YEH
  • Patent number: 8243403
    Abstract: An electrostatic discharge (ESD) clamp circuit is provided. The ESD clamp circuit includes a first resistor, a second resistor, a first transistor, a second transistor, and a third transistor. A clamp device of the ESD clamp circuit is implemented by the third transistor. A parasitic capacitor of the third transistor forms a detection scheme along with the second resistor to detect the ESD. The first resistor, the second resistor, the first transistor, and the second transistor form a feedback scheme to control the third transistor for discharging the ESD current.
    Type: Grant
    Filed: August 10, 2009
    Date of Patent: August 14, 2012
    Assignee: Industrial Technology Research Institute
    Inventors: Yung-Chih Liang, Chih-Ting Yeh, Shih-Hung Chen
  • Publication number: 20120161216
    Abstract: One embodiment of the disclosure provides an electrostatic discharge protection circuit, including a first resistor, a p-type field effect transistor, a capacitance device and an n-type field effect transistor. The first resistor has a first terminal coupled to a first rail and a second terminal coupled to a first node. The p-type field effect transistor has a source coupled to the first rail, a gate coupled to the first node and a drain coupled to a second node. The capacitance device has a first terminal coupled to a second rail or the second node and a second terminal coupled to the first node. The n-type field effect transistor has a source coupled to the second rail, a gate coupled to the second node and a drain coupled to the first node.
    Type: Application
    Filed: May 31, 2011
    Publication date: June 28, 2012
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Yung-Chih Liang, Chih-Ting Yeh
  • Patent number: 8169761
    Abstract: An ESD clamp circuit applied to a power amplifier is provided. The ESD clamp circuit includes a first line, a second line, a first circuit, a second circuit, an ESD detecting unit, a buffer unit, and an ESD clamp unit. The first line is coupled to the output terminal of the power amplifier. The first circuit is coupled to the first line. The second circuit is coupled to the first circuit. The ESD detecting unit is coupled to the first circuit and the second line. The buffer unit is coupled to the second circuit, the second line and the ESD detecting unit. The ESD clamp unit is coupled to the buffer unit, the first line and the second line. Therefore, at normal operation mode, the problem of signal loss caused by the leakage current of ESD clamp circuit can be avoided.
    Type: Grant
    Filed: March 10, 2009
    Date of Patent: May 1, 2012
    Assignee: Industrial Technology Research Institute
    Inventors: Chih-Ting Yeh, Yung-Chih Liang, Shih-Hung Chen
  • Publication number: 20100296212
    Abstract: An electrostatic discharge (ESD) clamp circuit is provided. The ESD clamp circuit includes a first resistor, a second resistor, a first transistor, a second transistor, and a third transistor. A clamp device of the ESD clamp circuit is implemented by the third transistor. A parasitic capacitor of the third transistor forms a detection scheme along with the second resistor to detect the ESD. The first resistor, the second resistor, the first transistor, and the second transistor form a feedback scheme to control the third transistor for discharging the ESD current.
    Type: Application
    Filed: August 10, 2009
    Publication date: November 25, 2010
    Applicant: Industrial Technology Research Institute
    Inventors: Yung-Chih Liang, Chih-Ting Yeh, Shih-Hung Chen
  • Publication number: 20100149703
    Abstract: An ESD clamp circuit applied to a power amplifier is provided. The ESD clamp circuit includes a first line, a second line, a first circuit, a second circuit, an ESD detecting unit, a buffer unit, and an ESD clamp unit. The first line is coupled to the output terminal of the power amplifier. The first circuit is coupled to the first line. The second circuit is coupled to the first circuit. The ESD detecting unit is coupled to the first circuit and the second line. The buffer unit is coupled to the second circuit, the second line and the ESD detecting unit. The ESD clamp unit is coupled to the buffer unit, the first line and the second line. Therefore, at normal operation mode, the problem of signal loss caused by the leakage current of ESD clamp circuit can be avoided.
    Type: Application
    Filed: March 10, 2009
    Publication date: June 17, 2010
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Chih-Ting Yeh, Yung-Chih Liang, Shih-Hung Chen