Patents by Inventor Chikaaki Kodama

Chikaaki Kodama has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8143171
    Abstract: A method of manufacturing a semiconductor device, which forms a pattern by performing pattern transformation steps multiple times, comprises setting finished pattern sizes for patterns to be formed in each consecutive two pattern transformation steps among the plurality of pattern transformation steps based on a possible total amount of in-plane size variation of the patterns to be formed in the consecutive two pattern transformation steps.
    Type: Grant
    Filed: March 13, 2009
    Date of Patent: March 27, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiromitsu Mashita, Toshiya Kotani, Fumiharu Nakajima, Takafumi Taguchi, Chikaaki Kodama
  • Patent number: 8110413
    Abstract: In one embodiment, a mask pattern verification apparatus is disclosed.
    Type: Grant
    Filed: September 13, 2010
    Date of Patent: February 7, 2012
    Inventors: Chikaaki Kodama, Takanori Urakami, Nozomu Furuta, Shunsuke Kagaya
  • Publication number: 20110307845
    Abstract: A pattern dimension calculation method according to one embodiment calculates a taper shape of a mask member used as a mask when a circuit pattern is processed in an upper layer of the circuit pattern formed on a substrate. The method calculates an opening angle facing the mask member from a shape prediction position on the circuit pattern on the basis of the taper shape. The method calculates a dimension of the circuit pattern according to the opening angle formed at the shape prediction position.
    Type: Application
    Filed: March 17, 2011
    Publication date: December 15, 2011
    Inventors: Takafumi TAGUCHI, Toshiya KOTANI, Hiromitsu MASHITA, Fumiharu NAKAJIMA, Ryota ABURADA, Chikaaki KODAMA
  • Publication number: 20110294239
    Abstract: According to a sub-resolution assist feature arranging method in embodiments, it is selected which of a rule base and a model base is set for which pattern region on pattern data corresponding to a main pattern as a type of the method of arranging the sub-resolution assist feature for improving resolution of the main pattern formed on a substrate. Then, the sub-resolution assist feature by the rule base is arranged in a pattern region set as the rule base and the sub-resolution assist feature by the model base is arranged in a pattern region set as the model base.
    Type: Application
    Filed: March 18, 2011
    Publication date: December 1, 2011
    Inventors: Chikaaki KODAMA, Toshiya Kotani, Shigeki Nojima, Shoji Mimotogi
  • Publication number: 20110209107
    Abstract: According to one embodiment, a design layout highly likely to be a dangerous point in a lithography process is set, a coherence map kernel for generating the mask layout is set with respect to the set design layout, the coherence map is created based on the set coherence map kernel and the set design layout, the auxiliary pattern is extracted from the created coherence map and shaped to generate the mask layout, a cost function COST for evaluating an optimization degree of the mask layout is defined, the generated mask layout is evaluated using the cost function, and at least one of parameters of the coherence map kernel and parameters in extracting and shaping the auxiliary pattern from the coherence map are changed until the mask layout evaluated using the cost function is optimized.
    Type: Application
    Filed: February 16, 2011
    Publication date: August 25, 2011
    Inventors: Katsuyoshi KODERA, Chikaaki Kodama
  • Patent number: 7998642
    Abstract: A mask pattern data creation method includes: determining whether or not a spacing of adjacent assist pattern feature data is not more than a prescribed spacing, based on: initial position data indicating an initially set position of the assist pattern feature data determined based on an illumination condition; and initial size data indicating an initially set size of the assist pattern feature data satisfying a size condition to not optically form an image on the transfer destination; and moving at least one of the adjacent assist pattern feature data or reducing a size of the at least one to increase the spacing of the assist pattern feature data to exceed a prescribed spacing in the case where it is determined that the spacing of the assist pattern feature data is not more than the prescribed spacing.
    Type: Grant
    Filed: June 4, 2009
    Date of Patent: August 16, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Chikaaki Kodama, Hirotaka Ichikawa, Kazuyuki Masukawa, Toshiya Kotani
  • Publication number: 20110086515
    Abstract: In one embodiment, a mask pattern verification apparatus is disclosed.
    Type: Application
    Filed: September 13, 2010
    Publication date: April 14, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Chikaaki KODAMA, Takanori Urakami, Nozomu Furuta, Shunsuke Kagaya
  • Publication number: 20110069531
    Abstract: According to one embodiment, a method of manufacturing a nonvolatile semiconductor storage device includes a memory-cell forming step, a first wire forming step, and a second wire forming step. The memory-cell forming step is forming dummy memory cells arranged at a predetermined space apart from an end memory cell located at an end of a group of memory cells set in contact with the same first or second wire among the memory cells, the dummy memory cells having a laminated structure same as that of the memory cells and being set in contact with no second wire.
    Type: Application
    Filed: August 18, 2010
    Publication date: March 24, 2011
    Inventors: Ryota ABURADA, Toshiya KOTANI, Takafumi TAGUCHI, Chikaaki KODAMA
  • Publication number: 20110065030
    Abstract: According to one embodiment, a mask pattern determining method includes a mask-pattern dimension variation amount of a first photomask is derived. Moreover, a correspondence relationship between a target dimension value of an on-substrate test pattern formed by using a second photomask and a dimension allowable variation amount of a mask pattern formed on the second photomask is derived. Then, it is determined whether pattern formation is possible with a pattern dimension that needs to be formed when performing the pattern formation on a substrate by using the first photomask based on the mask-pattern dimension variation amount and the correspondence relationship.
    Type: Application
    Filed: September 13, 2010
    Publication date: March 17, 2011
    Inventors: Toshiya KOTANI, Fumiharu Nakajima, Ryota Aburada, Takafumi Taguchi, Hiromitsu Mashita, Michiya Takimoto, Chikaaki Kodama
  • Publication number: 20100314771
    Abstract: A semiconductor device includes first to third lines. The second line has a width equal to the first line. The second line is arranged with a space equal to the width from the first line, and partially has a gap. The third line is connected to one end of the first line and to a side of one end of the second line.
    Type: Application
    Filed: March 15, 2010
    Publication date: December 16, 2010
    Inventors: Yoshikazu HOSOMURA, Toshiki Hisada, Fumiharu Nakajima, Chikaaki Kodama
  • Publication number: 20100241261
    Abstract: Pattern formation simulations are performed based on design layout data subjected to OPC processing with a plurality of process parameters set in process conditions. A worst condition of the process conditions is calculated based on risk points extracted from simulation results. The design layout data or the OPC processing is changed such that when a pattern is formed under the worst condition based on the changed design layout data or the changed OPC processing a number of the risk points or a risk degree of the risk points of the pattern is smaller than the simulation result.
    Type: Application
    Filed: February 15, 2010
    Publication date: September 23, 2010
    Inventors: Takafumi TAGUCHI, Toshiya Kotani, Michiya Takimoto, Fumiharu Nakajima, Ryota Aburada, Hiromitsu Mashita, Katsumi Iyanagi, Chikaaki Kodama
  • Patent number: 7777348
    Abstract: A semiconductor device comprises a package board, a first semiconductor chip which is rectangular in shape, has a plurality of first pads arranged along its short side and is placed on the package board, and a second semiconductor chip which is rectangular in shape, has a plurality of second pads arranged along its short side and is placed on the first semiconductor chip so that a vertex of the second semiconductor chip at which its long side and its short side along which no pads are arranged meet falls on a vertex of the first semiconductor chip at which its long side and its short side along which no pads are arranged, and the long sides of the first and second semiconductor chips intersect each other.
    Type: Grant
    Filed: December 19, 2007
    Date of Patent: August 17, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Chikaaki Kodama, Mikihiko Ito
  • Patent number: 7713833
    Abstract: According to an aspect of the present invention, there is provided a method of manufacturing a semiconductor device, the method including: forming a first film on a target film; forming resist patterns on the first film; processing the first film with the resist patterns to form first patterns including: periodic patterns; and aperiodic patterns; removing the resist patterns; forming a second film over the target film; processing the second film to form second side wall patterns on side walls of the first patterns; removing the periodic patterns; and processing the target film with the aperiodic patterns and the second side wall patterns, thereby forming a target patterns including: periodic target patterns; aperiodic target patterns; and dummy patterns arranged between the periodic target patterns and the aperiodic patterns and arranged periodically with the periodic target patterns.
    Type: Grant
    Filed: September 10, 2009
    Date of Patent: May 11, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiromitsu Mashita, Toshiya Kotani, Hidefumi Mukai, Fumiharu Nakajima, Chikaaki Kodama
  • Publication number: 20100081265
    Abstract: According to an aspect of the present invention, there is provided a method of manufacturing a semiconductor device, the method including: forming a first film on a target film; forming resist patterns on the first film; processing the first film with the resist patterns to form first patterns including: periodic patterns; and aperiodic patterns; removing the resist patterns; forming a second film over the target film; processing the second film to form second side wall patterns on side walls of the first patterns; removing the periodic patterns; and processing the target film with the aperiodic patterns and the second side wall patterns, thereby forming a target patterns including: periodic target patterns; aperiodic target patterns; and dummy patterns arranged between the periodic target patterns and the aperiodic patterns and arranged periodically with the periodic target patterns.
    Type: Application
    Filed: September 10, 2009
    Publication date: April 1, 2010
    Inventors: Hiromitsu Mashita, Toshiya Kotani, Hidefumi Mukai, Fumiharu Nakajima, Chikaaki Kodama
  • Publication number: 20100038795
    Abstract: A method of fabricating a semiconductor device according to an embodiment includes forming a first pattern having linear parts of a constant line width and a second pattern on a foundation layer, the second pattern including parts close to the linear parts of the first pattern and parts away from the linear parts of the first pattern and constituting closed loop shapes independently of the first pattern or in a state of being connected to the first pattern and carrying out a closed loop cut at the parts of the second pattern away from the linear parts of the first pattern.
    Type: Application
    Filed: August 17, 2009
    Publication date: February 18, 2010
    Inventors: Ryota Aburada, Hiromitsu Mashita, Toshiya Kotani, Chikaaki Kodama
  • Publication number: 20100035168
    Abstract: A pattern predicting method according to one embodiment includes obtaining shape data of a target pattern from shape data of a second pattern to be formed by transferring a first pattern at predetermined process conditions by using a first neutral network, the target pattern being to be a target of the second pattern when the first pattern is transferred at the predetermined process conditions, so as to keep the transferred patterns within an acceptable range, the transferred patterns being formed by transferring the first pattern at process conditions changed from the predetermined process conditions and obtaining shape data of a new first pattern for forming the target pattern at the predetermined process conditions by using a second neutral network.
    Type: Application
    Filed: August 7, 2009
    Publication date: February 11, 2010
    Inventors: Fumiharu NAKAJIMA, Toshiya Kotani, Hiromitsu Mashita, Chikaaki Kodama
  • Publication number: 20100021825
    Abstract: A mask pattern data creation method includes: determining whether or not a spacing of adjacent assist pattern feature data is not more than a prescribed spacing, based on: initial position data indicating an initially set position of the assist pattern feature data determined based on an illumination condition; and initial size data indicating an initially set size of the assist pattern feature data satisfying a size condition to not optically form an image on the transfer destination; and moving at least one of the adjacent assist pattern feature data or reducing a size of the at least one to increase the spacing of the assist pattern feature data to exceed a prescribed spacing in the case where it is determined that the spacing of the assist pattern feature data is not more than the prescribed spacing.
    Type: Application
    Filed: June 4, 2009
    Publication date: January 28, 2010
    Inventors: Chikaaki KODAMA, Hirotaka Ichikawa, Kazuyuki Masukawa, Toshiya Kotani
  • Publication number: 20100003819
    Abstract: A design layout data creating method includes creating design layout data of a semiconductor device such that patterns formed on a wafer when patterns corresponding to the design layout data are formed on the wafer have a pattern coverage ratio within a predetermined range in a wafer surface and total peripheral length of the patterns formed on the wafer when the patterns corresponding to the design layout are formed on the wafer is pattern peripheral length within a predetermined range.
    Type: Application
    Filed: June 24, 2009
    Publication date: January 7, 2010
    Inventors: Takafumi TAGUCHI, Toshiya KOTANI, Hiromitsu MASHITA, Fumiharu NAKAJIMA, Chikaaki KODAMA
  • Publication number: 20090258503
    Abstract: A method of manufacturing a semiconductor device, which forms a pattern by performing pattern transformation steps multiple times, comprises setting finished pattern sizes for patterns to be formed in each consecutive two pattern transformation steps among the plurality of pattern transformation steps based on a possible total amount of in-plane size variation of the patterns to be formed in the consecutive two pattern transformation steps.
    Type: Application
    Filed: March 13, 2009
    Publication date: October 15, 2009
    Inventors: Hiromitsu Mashita, Toshiya Kotani, Fumiharu Nakajima, Takafumi Taguchi, Chikaaki Kodama
  • Publication number: 20090186424
    Abstract: A pattern generation method includes: acquiring a first design constraint for first patterns to be formed on a process target film by a first process, the first design constraint using, as indices, a pattern width of an arbitrary one of the first patterns, and a space between the arbitrary pattern and a pattern adjacent to the arbitrary pattern; correcting the first design constraint in accordance with pattern conversion by the second process, and thereby acquiring a second design constraint for the second pattern which uses, as indices, two patterns on both sides of a predetermined pattern space of the second pattern; judging whether the design pattern fulfils the second design constraint; and changing the design pattern so as to correspond to a value allowed by the second design constraint when the design constraint is not fulfilled.
    Type: Application
    Filed: January 15, 2009
    Publication date: July 23, 2009
    Inventors: Fumiharu Nakajima, Toshiya Kotani, Hiromitsu Mashita, Chikaaki Kodama