Patents by Inventor Ching-Wei Wu

Ching-Wei Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090268501
    Abstract: This invention discloses a static random access memory (SRAM) cell array structure which comprises a first and second bit-line coupled to a column of SRAM cells, the first and second bit-lines being substantially parallel to each other and formed by a first metal layer, and a first conductive line being placed between the first and second bit-lines and spanning across the column of SRAM cells without making conductive coupling thereto, the first conductive line being also formed by the first metal layer.
    Type: Application
    Filed: April 29, 2008
    Publication date: October 29, 2009
    Inventors: Cheng-Hung Hung Lee, Ching-Wei Wu, Hung-Jen Liao
  • Publication number: 20090109768
    Abstract: An SRAM device includes: a first group of memory cells connected to a first local bit line and a first local complementary bit line for accessing data nodes thereof; a second group of memory cells connected to a second local bit line and a second local complementary bit line for accessing data nodes thereof; and a global bit line and a global complementary bit line connected to the first and second local bit lines for accessing data nodes of the first and second groups of memory cells, wherein the first local bit line, the first local complementary bit line, the second local bit line, the second local complementary bit line, the global bit line and the global complementary bit line are constructed on a same metallization level in the SRAM device.
    Type: Application
    Filed: October 25, 2007
    Publication date: April 30, 2009
    Inventors: Cheng-Hung Lee, Ping-Wei Wang, Ching-Wei Wu, Shu-Hsuan Lin, Feng-Ming Chang, Hung-Jen Liao
  • Patent number: 7502277
    Abstract: This invention discloses an integrated circuit, which comprises a first and a second pull-down circuit controlled by a first and second signal, respectively, and coupled between a first node and a low voltage power supply (Vss), and a controllable pull-up circuit coupled between the first node and a complimentary high voltage power supply (Vcc), wherein when either the first or second signal is asserted to a predetermined logic state, the first node is pulled down to a logic LOW state.
    Type: Grant
    Filed: November 15, 2006
    Date of Patent: March 10, 2009
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ching-Wei Wu, Cheng Hung Lee, Hung-Jen Liao
  • Publication number: 20080229161
    Abstract: Memory products and manufacturing methods thereof. A memory product comprises at least one memory cell and at least one redundancy memory cell. The memory cell and the redundancy memory cell have different physical or electronic properties. The redundancy memory cells are used as repair schemes for the memory cell if the memory cell is determined to have experienced Vccmin failure.
    Type: Application
    Filed: March 16, 2007
    Publication date: September 18, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Cheng-Hung Lee, Ching-Wei Wu, Chung-Cheng Chou, Hung-Jen Liao
  • Publication number: 20080112213
    Abstract: This invention discloses an integrated circuit, which comprises a first and a second pull-down circuit controlled by a first and second signal, respectively, and coupled between a first node and a low voltage power supply (Vss), and a controllable pull-up circuit coupled between the first node and a complimentary high voltage power supply (Vcc), wherein when either the first or second signal is asserted to a predetermined logic state, the first node is pulled down to a logic LOW state.
    Type: Application
    Filed: November 15, 2006
    Publication date: May 15, 2008
    Inventors: Ching-Wei Wu, Cheng Hung Lee, Hung-Jen Liao
  • Patent number: 7190626
    Abstract: A memory access method and a memory system are disclosed for shortening a memory cell access time. The memory system comprises one or more memory cells, at least one bit-line discharge subsystem having one or more discharge modules, each discharge module coupled to a bit-line connecting to one or more memory cells for discharging a voltage level of the bit-line upon a triggering of a discharge control signal, at least one sense amplifier coupled to the bit-line for determining data stored in a selected memory cell, at least one latch module for storing the determined data from the sense amplifier upon a triggering of a latch enable signal, wherein the discharge control signal is triggered prior to the triggering of the latch enable signal so that the voltage level of the bit-line is discharged for allowing an accelerated reading of the data.
    Type: Grant
    Filed: May 13, 2005
    Date of Patent: March 13, 2007
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Cheng-Hung Lee, Ching-Wei Wu, Hung-Jen Liao
  • Publication number: 20060256635
    Abstract: A memory access method and a memory system are disclosed for shortening a memory cell access time. The memory system comprises one or more memory cells, at least one bit-line discharge subsystem having one or more discharge modules, each discharge module coupled to a bit-line connecting to one or more memory cells for discharging a voltage level of the bit-line upon a triggering of a discharge control signal, at least one sense amplifier coupled to the bit-line for determining data stored in a selected memory cell, at least one latch module for storing the determined data from the sense amplifier upon a triggering of a latch enable signal, wherein the discharge control signal is triggered prior to the triggering of the latch enable signal so that the voltage level of the bit-line is discharged for allowing an accelerated reading of the data.
    Type: Application
    Filed: May 13, 2005
    Publication date: November 16, 2006
    Inventors: Cheng-Hung Lee, Ching-Wei Wu, Hung-Jen Liao
  • Patent number: 6903436
    Abstract: An improved a programmable electrical fuse device utilizing MOS oxide breakdown is described herein. The fuse device comprises a programmable MOS device having a first gate width, a reference MOS device having a second gate width that is substantially less than the first gate width, and a sense amplifier operable to detect a difference in current and generate a corresponding logical signal. According to one embodiment, the fuse device can be programmed only once to invert its logical state and thereby provide a changeable logical signal. This is done by applying an overvoltage signal to the programmable MOS device so that its oxide layer breaks down. Since the programmable MOS device and the reference MOS device are on opposite sides of the sense amplifier, an opposite logical signal is generated by shorting-out the programmable MOS device.
    Type: Grant
    Filed: April 27, 2004
    Date of Patent: June 7, 2005
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ruei-Chin Luo, Chung-Cheng Chou, Ching-Wei Wu