Patents by Inventor Christophe Frey

Christophe Frey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6678184
    Abstract: A Content Addressable Memory (CAM) cell is disclosed having an physical implementation of transistors for improving the semiconductor substrate area utilization of the CAM cell and the CAM array. The CAM cell comprises a first and second memory circuit and a compare circuit. The compare circuit of six transistors formed over two active regions. The local interconnect between the compare circuit and the first memory circuit formed of a polysilicon region. The local interconnect between the compare circuit and the second memory circuit formed of polysilicon and conductive regions.
    Type: Grant
    Filed: June 5, 2002
    Date of Patent: January 13, 2004
    Assignee: STMicroelectronics, Inc.
    Inventors: Mark A. Lysinger, Christophe Frey, Frederic LaLanne
  • Publication number: 20030227787
    Abstract: A Content Addressable Memory (CAM) cell is disclosed having an physical implementation of transistors for improving the semiconductor substrate area utilization of the CAM cell and the CAM array. The CAM cell comprises a first and second memory circuit and a compare circuit. The compare circuit of six transistors formed over two active regions. The local interconnect between the compare circuit and the first memory circuit formed of a polysilicon region. The local interconnect between the compare circuit and the second memory circuit formed of polysilicon and conductive regions.
    Type: Application
    Filed: June 5, 2002
    Publication date: December 11, 2003
    Applicant: STMicroelectronics Inc.
    Inventors: Mark A. Lysinger, Christophe Frey, Frederic LaLanne
  • Patent number: 6590812
    Abstract: A memory cell is formed with a buffer circuit. The output of the buffer circuit is linked to the input to form a logic latch. A write-access transistor is disposed between a first node linked to a bit line and the input of the buffer circuit. A control gate of the write-access transistor is linked to a second node linked to a write word line, and a read-access transistor is disposed between the first node linked to the bit line and a third node linked to a read word line. A control gate of the read-access transistor is linked to the output of the buffer circuit.
    Type: Grant
    Filed: June 21, 2002
    Date of Patent: July 8, 2003
    Assignee: STMicroelectronics S.A.
    Inventor: Christophe Frey
  • Publication number: 20030016563
    Abstract: A memory cell is formed with a buffer circuit. The output of the buffer circuit is linked to the input to form a logic latch. A write-access transistor is disposed between a first node linked to a bit line and the input of the buffer circuit. A control gate of the write-access transistor is linked to a second node linked to a write word line, and a read-access transistor is disposed between a first node linked to a bit line and a second node linked to a read word line. A control gate of the read-access transistor is linked to the output of the buffer circuit.
    Type: Application
    Filed: June 21, 2002
    Publication date: January 23, 2003
    Applicant: STMicroelectronics SA
    Inventor: Christophe Frey
  • Patent number: 6430720
    Abstract: The present invention relates to a method of functional testing of a logic circuit and to an integrated circuit for implementing the method. The method includes providing at least one test pattern and the storage of this test pattern in a first test register, this providing step being synchronized by an external clock signal; serially providing of this test pattern to an input of the internal logic circuit, this providing step being synchronized by a test clock signal generated from an internal clock signal; storing, in a second test register connected to the output of the internal logic circuit, at least one resulting pattern generated by the internal logic circuit when the test pattern is provided thereto, this storing being synchronized by the test clock signal; and providing to the outside, by series shifting, of the resulting pattern, this providing step being synchronized by the external clock signal.
    Type: Grant
    Filed: June 23, 1998
    Date of Patent: August 6, 2002
    Assignee: SGS-Thomson Microelectronics S.A.
    Inventors: Christophe Frey, Stéphane Hanriat
  • Patent number: 6424580
    Abstract: An integrated circuit includes an array of memory cells that are selected by rows and read by columns. The columns are first precharged by an internal signal to then read the memory cells. The read is responsive to an edge of a clock signal and the read is of an unknown delay. A multiplexer output provides the internal signal. The multiplexer includes a plurality of inputs electrically connected to delay lines of different delay sizes that receive the edge of the clock signal. A multiplexer control circuit selects a delay line to provide the internal signal as soon as possible after the unknown delay.
    Type: Grant
    Filed: April 21, 2000
    Date of Patent: July 23, 2002
    Assignee: STMicroelectronics S.A.
    Inventor: Christophe Frey
  • Patent number: 6314041
    Abstract: A SRAM including an array of memory cell lines and columns, each column being supplied between a high supply voltage and a low supply voltage, which includes at least one MOS transistor in series with each column, and circuitry for applying to the at least one MOS transistor a turn-off control signal to enter a stand-by mode, whereby the overall resistance of the column and of the at least one transistor increases in stand-by mode.
    Type: Grant
    Filed: April 20, 2000
    Date of Patent: November 6, 2001
    Assignee: STMicroelectronics, S.A.
    Inventor: Christophe Frey