Patents by Inventor Chuan-Cheng Cheng

Chuan-Cheng Cheng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6815342
    Abstract: Low resistance interconnect lines and methods for fabricating them are described herein. IC fabrication processes are used to create interconnect lines of Al and Cu layers. The Cu layer is thinner than in the known art, but in combination with the Al layer, the aggregate Cu/Al resistance is lowered to a point where it is comparable to that of a very thick Cu layer, without the additional cost and yield problems caused by using a thicker Cu deposition. Fuses for memory repair can also be fabricated using the methods taught by the present invention with only small variations in the process.
    Type: Grant
    Filed: November 27, 2001
    Date of Patent: November 9, 2004
    Assignee: LSI Logic Corporation
    Inventors: Chuan-cheng Cheng, Sethuraman Lakshminarayanan, Peter J. Wright, Hong Ying
  • Patent number: 6627469
    Abstract: A lens is formed out of semiconductor material. The semiconductor produces light which is coupled to the lens. The lens focuses the light and also minimizes refractive reflection. The lens is formed by a graded aluminum alloy, which is oxidized in a lateral direction. The oxidation changes the effective shape of the device according to the grading.
    Type: Grant
    Filed: April 10, 2001
    Date of Patent: September 30, 2003
    Assignee: California Institute of Technology
    Inventors: John O'Brien, Chuan-cheng Cheng, Axel Scherer, Amnon Yariv, Yong Xu
  • Patent number: 6627968
    Abstract: A process for forming a capacitive structure and a fuse structure in an integrated circuit device includes forming a first capacitor plate and first and second fuse electrodes in a first dielectric layer of the device. In a second dielectric layer overlying the first dielectric layer, a capacitor dielectric section overlying the first capacitor plate, and a fuse barrier section overlying and between the first and second fuse electrodes are formed simultaneously. In a conductive layer overlying the second dielectric layer, a second capacitor plate overlying the capacitor dielectric section, and a fuse overlying the fuse barrier section and contacting the first and second fuse electrodes are formed simultaneously. The capacitor dielectric section and the fuse barrier section may be defined simultaneously by selectively removing portions of the first dielectric layer during a single etching step.
    Type: Grant
    Filed: October 25, 2002
    Date of Patent: September 30, 2003
    Assignee: LSI Logic Corporation
    Inventors: Chuan-Cheng Cheng, Yauh-Ching Liu
  • Publication number: 20030060009
    Abstract: A process for forming a capacitive structure and a fuse structure in an integrated circuit device includes forming a first capacitor plate and first and second fuse electrodes in a first dielectric layer of the device. In a second dielectric layer overlying the first dielectric layer, a capacitor dielectric section overlying the first capacitor plate, and a fuse barrier section overlying and between the first and second fuse electrodes are formed simultaneously. In a conductive layer overlying the second dielectric layer, a second capacitor plate overlying the capacitor dielectric section, and a fuse overlying the fuse barrier section and contacting the first and second fuse electrodes are formed simultaneously. The capacitor dielectric section and the fuse barrier section may be defined simultaneously by selectively removing portions of the first dielectric layer during a single etching step.
    Type: Application
    Filed: October 25, 2002
    Publication date: March 27, 2003
    Applicant: LSI Logic Corporation
    Inventors: Chuan-Cheng Cheng, Yauh-Ching Liu
  • Patent number: 6495426
    Abstract: A process for forming a capacitive structure and a fuse structure in an integrated circuit device includes forming a first capacitor plate and first and second fuse electrodes in a first dielectric layer of the device. In a second dielectric layer overlying the first dielectric layer, a capacitor dielectric section overlying the first capacitor plate, and a fuse barrier section overlying and between the first and second fuse electrodes are formed simultaneously. In a conductive layer overlying the second dielectric layer, a second capacitor plate overlying the capacitor dielectric section, and a fuse overlying the fuse barrier section and contacting the first and second fuse electrodes are formed simultaneously. The capacitor dielectric section and the fuse barrier section may be defined simultaneously by selectively removing portions of the first dielectric layer during a single etching step.
    Type: Grant
    Filed: August 9, 2001
    Date of Patent: December 17, 2002
    Assignee: LSI Logic Corporation
    Inventors: Chuan-Cheng Cheng, Yauh-Ching Liu
  • Publication number: 20010012640
    Abstract: A lens is formed out of semiconductor material. The semiconductor produces light which is coupled to the lens. The lens focuses the light and also minimizes refractive reflection. The lens is formed by a graded aluminum alloy, which is oxidized in a lateral direction. The oxidation changes the effective shape of the device according to the grading.
    Type: Application
    Filed: April 10, 2001
    Publication date: August 9, 2001
    Applicant: California Institute of Technology, California non-profit organization
    Inventors: John O'Brien, Chuan-Cheng Cheng, Axel Scherer, Amnon Yariv, Yong Xu