Patents by Inventor Chun-Ching Wei

Chun-Ching Wei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100289780
    Abstract: A shift register capable of turning on a feedback register includes a signal generating circuit for generating an output signal at an output end of the shift register according to a first clock signal while the signal generating circuit is being turned on, a driving circuit, electrically coupled to the signal generating circuit, for generating a driving signal to control the signal generating circuit according to an input signal received by an input end of the shift register, a feedback circuit, electrically coupled to a next stage shift register, for transmitting a control signal while the feedback circuit is being turned on by the next stage shift register, and a control switch, electrically coupled to the signal generating circuit and the feedback circuit, for turning off the signal generating circuit while the control switch is being turned on by the control signal transmitted from the feedback circuit.
    Type: Application
    Filed: July 22, 2010
    Publication date: November 18, 2010
    Inventors: Lee-Hsun Chang, Yu-Wen Lin, Chun-Ching Wei, Wei-Cheng Lin
  • Patent number: 7817130
    Abstract: A shift register includes a signal generating circuit, a driving circuit, a reset circuit, and a control switch. The signal generating circuit includes a first switch for generating a first output signal according to a clock signal while the first switch is turned on, and a second switch coupled to an output end of the shift register for generating and transmitting a second output signal to the output end of the shift register according to the clock signal while the second switch is turned on. The driving circuit is for controlling the first and second switches according to an input signal received from an input end of the shift register. The reset circuit is for turning off the first and second switches and resetting the output signal outputted by the output end. The control switch is for resetting the output signal outputted by the output end.
    Type: Grant
    Filed: May 28, 2007
    Date of Patent: October 19, 2010
    Assignee: AU Optronics Corp.
    Inventors: Chun-Ching Wei, Wei-Cheng Lin, Shih-Hsun Lo, Yang-En Wu
  • Patent number: 7791582
    Abstract: A shift register includes a signal generating circuit for generating an output signal at an output end of the shift register according to a first clock signal while the signal generating circuit is turned on; a driving circuit, electrically coupled to the signal generating circuit, for generating a driving signal to control the signal generating circuit according to an input signal received from an input end of the shift register; a feedback circuit, electrically coupled to a next stage shift register, for transmitting a control signal while the feedback circuit is turned on by the next stage shift register; and a control switch, electrically coupled to the signal generating circuit and the feedback circuit, for turning off the signal generating circuit while the control switch is turned on by the control signal from the feedback circuit.
    Type: Grant
    Filed: May 11, 2006
    Date of Patent: September 7, 2010
    Assignee: AU Optronics Corp.
    Inventors: Lee-Hsun Chang, Yu-Wen Lin, Chun-Ching Wei, Wei-Cheng Lin
  • Publication number: 20100164917
    Abstract: Display panels capable of eliminating reliability issues due to high switching frequency. The display panel comprises a data driver outputting first, second, third and fourth data signals in sequence through a data line, a scan driver outputting first and second scan signals in sequence through first and second scan lines and an auxiliary driver generates first and second auxiliary signals in sequence, and first and second display cells commonly receives the first scan signal through the first scan line and receives the first and the second data signal through the data line, and a first switch is coupled to the data line and the second display cell, turning on and off in sequence according to the first auxiliary signal when the first scan signal is applied thereto such that the second and the first display cells receive the first and the second data signals in sequence.
    Type: Application
    Filed: March 10, 2010
    Publication date: July 1, 2010
    Applicant: AU OPTRONICS CORP.
    Inventors: Chun-Ching Wei, Hung-Hsiao Lin, Kun-Hong Chen, Yang-En Wu
  • Patent number: 7746314
    Abstract: A liquid crystal display and a shift register unit thereof are provided. The shift register unit includes a first switch, a second switch, and a level shift circuit. The first switch has a first input terminal, a first control terminal, and a first output terminal. The second switch has a second input terminal, a second control terminal, and a second output terminal. The second control terminal is coupled to the first output terminal and the level shift circuit. When the first switch is enabled, the first input terminal receives an input signal converting the voltage of the second control terminal into a first voltage for turning on the second switch. The second output terminal outputs a first clock signal to a scan signal line. When the level shift circuit is enabled, the voltage of the second control terminal is converted into a second voltage for turning off the second switch.
    Type: Grant
    Filed: September 25, 2006
    Date of Patent: June 29, 2010
    Assignee: AU Optronics Corp.
    Inventors: Chun-Ching Wei, Shih Hsun Lo, Yang-En Wu
  • Patent number: 7705840
    Abstract: Display panels capable of eliminating reliability issues due to high switching frequency. The display panel comprises a data driver outputting first, second, third and fourth data signals in sequence through a data line, a scan driver outputting first and second scan signals in sequence through first and second scan lines and an auxiliary driver generates first and second auxiliary signals in sequence, and first and second display cells commonly receives the first scan signal through the first scan line and receives the first and the second data signal through the data line, and a first switch is coupled to the data line and the second display cell, turning on and off in sequence according to the first auxiliary signal when the first scan signal is applied thereto such that the second and the first display cells receive the first and the second data signals in sequence.
    Type: Grant
    Filed: July 11, 2006
    Date of Patent: April 27, 2010
    Assignee: Au Optronics Corp.
    Inventors: Chun-Ching Wei, Hung-Hsiao Lin, Kun-Hong Chen, Yang-En Wu
  • Patent number: 7636077
    Abstract: A backup shift register module having at least two backup shift registers is used to repair a defective main shift-register module. A normally open link is provided between the input of first backup shift register and the input of each odd-numbered main shift register, and between the output of first backup shift register and the input of each even-numbered main shift register. A normally open link is provided between the input of second backup shift register and the input of each even-numbered main shift register, and between the output of second backup shift register and the input of each odd-numbered main shift register. If one main shift register is defective, the input and output of the defective shift register are disconnected from the cascade link, and the normally open links are connected to the input of the defective shift register and the output of the next shift register are connected.
    Type: Grant
    Filed: December 13, 2005
    Date of Patent: December 22, 2009
    Assignee: AU Optronics Corporation
    Inventors: Chun-Ching Wei, Yang-En Wu, Wei-Cheng Lin
  • Patent number: 7627077
    Abstract: A shift register having individual driving nodes is disclosed. The shift register includes a first clock pull-down module, a second clock pull-down module, a key pull-down module, a self feedback module, and a driving output unit. The first clock pull-down module is used to pull-down the potential of a gate line to a low voltage when the first clock signal is in a high voltage level. The second clock signal pull-down module pulls down the potential of the gate line to the low voltage when the second clock signal is in a high voltage level. The key pull-down module rapidly pulls down the potential of the gate line to the low voltage level after the gate line outputs an output signal. The self feedback module is used to output a driving signal to the key pull-down module. The driving signal output unit outputs a next stage driving signal which is irrelative to the operation of the previous stage shift register.
    Type: Grant
    Filed: May 16, 2008
    Date of Patent: December 1, 2009
    Assignee: Au Optronics Corp.
    Inventors: Chun-ching Wei, Shih-hsun Lo, Yen-hsien Yeh, Chen-lun Chiu, Yang-en Wu
  • Publication number: 20080285705
    Abstract: A shift register having individual driving nodes is disclosed. The shift register includes a first clock pull-down module, a second clock pull-down module, a key pull-down module, a self feedback module, and a driving output unit. The first clock pull-down module is used to pull-down the potential of a gate line to a low voltage when the first clock signal is in a high voltage level. The second clock signal pull-down module pulls down the potential of the gate line to the low voltage when the second clock signal is in a high voltage level. The key pull-down module rapidly pulls down the potential of the gate line to the low voltage level after the gate line outputs an output signal. The self feedback module is used to output a driving signal to the key pull-down module. The driving signal output unit outputs a next stage driving signal which is irrelative to the operation of the previous stage shift register.
    Type: Application
    Filed: May 16, 2008
    Publication date: November 20, 2008
    Applicant: AU OPTRONICS CORP.
    Inventors: Chun-ching Wei, Shih-hsun Lo, Yen-hsien Yeh, Chen-lun Chiu, Yang-en Wu
  • Patent number: 7450681
    Abstract: A shift register includes a signal generating circuit for generating an output signal at an output end of the shift register in response to a clock signal while the signal generating circuit is turned on, a driving circuit electrically coupled to the signal generating circuit for controlling the signal generating circuit in response to an input signal received from an input end of the shift register, a primary reset circuit electrically coupled to the signal generating circuit for turning off the signal generating circuit and resetting the output signal from the output end, and a feedback circuit electrically coupled to the output end and the major reset circuit for controlling the primary reset circuit in response to the output signal and the clock signal.
    Type: Grant
    Filed: July 10, 2006
    Date of Patent: November 11, 2008
    Assignee: AU Optronics Corp.
    Inventors: Chun-Ching Wei, Wei-Cheng Lin, Shih-Hsun Lo, Yang-En Wu
  • Publication number: 20080143666
    Abstract: A shift register includes a signal generating circuit, a driving circuit, a reset circuit, and a control switch. The signal generating circuit includes a first switch for generating a first output signal according to a clock signal while the first switch is turned on, and a second switch coupled to an output end of the shift register for generating and transmitting a second output signal to the output end of the shift register according to the clock signal while the second switch is turned on. The driving circuit is for controlling the first and second switches according to an input signal received from an input end of the shift register. The reset circuit is for turning off the first and second switches and resetting the output signal outputted by the output end. The control switch is for resetting the output signal outputted by the output end.
    Type: Application
    Filed: May 28, 2007
    Publication date: June 19, 2008
    Inventors: Chun-Ching Wei, Wei-Cheng Lin, Shih-Hsun Lo, Yang-En Wu
  • Publication number: 20080067691
    Abstract: A transistor structure and a control unit comprising the same transistor structure for use with the drive circuit of a liquid crystal display (LCD) are provided. The transistor structure comprises a first conductive layer, a second conductive layer, and a top gate to form a reinforced capacitance thereamong, thereby, significantly releasing the burden of the circuit layout due to the extra capacitance devices. That is, the capability of the capacitance can be improved without providing additional devices.
    Type: Application
    Filed: September 4, 2007
    Publication date: March 20, 2008
    Applicant: AU OPTRONICS CORP.
    Inventors: Chung-Yu Liang, Chun-Ching Wei
  • Patent number: 7342991
    Abstract: A shift register without a feedback signal of a post-stage shift register utilizing a latch mechanism and a clock signal to control the voltage of an output of the shift register is provided. The shift register reduces the transistor size and the circuit layout area. The shift register also improves the issue the overlapping between two adjacent shift registers to reduce the after-image of a liquid crystal display.
    Type: Grant
    Filed: March 20, 2006
    Date of Patent: March 11, 2008
    Assignee: AU Optronics Corp.
    Inventors: Chun-Ching Wei, Yang-En Wu, Wei-Cheng Lin
  • Patent number: 7342568
    Abstract: A shift register circuit having shift registers comprising a first transistor having a gate and a first source/drain for receiving an output signal of a pre-stage shift register, a second transistor having a gate coupled to a second source/drain of the first transistor, a first source/drain coupled to a first clock signal, and a second source/drain coupled to a output, a first pull-down module coupled to the output terminal, for receiving the first clock signal, wherein the output is coupled to a first voltage level when the output signal of pre-stage shift register and the first clock signal are at low voltage level, and a second pull-down module coupled to the output and a second clock signal, wherein the output is coupled to a first voltage level when the output signal of pre-stage shift register and the second clock signal are at low voltage level.
    Type: Grant
    Filed: March 21, 2006
    Date of Patent: March 11, 2008
    Assignee: Au Optronics Corp.
    Inventors: Chun-Ching Wei, Yang-En Wu, Wei-Cheng Lin
  • Publication number: 20080055505
    Abstract: A control circuit equipped with electrostatic discharge (ESD) protection includes a plurality of shift registers, a plurality of buses coupled to the plurality of shift registers, a common line, a set of ESD protection components coupled to a set of the plurality of the buses for protecting the plurality of buses from ESD events; and a set of current paths coupled between the set of the ESD protection components and the common line for providing the ESD current paths to pass through.
    Type: Application
    Filed: June 21, 2007
    Publication date: March 6, 2008
    Inventors: Yen-Hsien Yeh, Chun-Ching Wei, Shih-Hsun Lo
  • Patent number: 7317780
    Abstract: A shift registers circuit having a series of cascading shift registers comprises a first transistor coupling to an output signal of a pre-stage shift register, a second transistor coupling to the first transistor, an output and a first clock signal, and a pull-down module coupling to the output, output signals of pre-stage and post-stage shift register, a second and a third voltage level. When the second transistor turns on and the first clock signal is at high voltage level, the output is at a first voltage level. When the signal of post-stage shift register is at first voltage level, the output is at the third voltage level.
    Type: Grant
    Filed: February 24, 2006
    Date of Patent: January 8, 2008
    Assignee: AU Optronics Corp.
    Inventors: Wei-Cheng Lin, Chun-Ching Wei, Yang-En Wu, Cheng-Liang Ma
  • Patent number: 7310402
    Abstract: A shift register in an amorphous-silicon gate driver comprises a pull-up transistor and two pull-down modules. The pull-up transistor produces a positive pulse when the clock signal is high and the gate of the pull-up transistor is also high. The gate of the pull-up transistor is pulled down to a negative voltage level Vss by two pull-down transistors in the pull-down modules. Each pull-down module also has a further pull-down transistor to keep the output terminal at Vss after the output pulse is produced. The two pull-down modules are operated in a cooperative manner so that each pull-down transistor is conducting approximately 50% of the time. The gates of the pull-down transistors are kept at a positive voltage level approximately 50% of the time and at Vss? approximately 50% of the time with Vss? being more negative than Vss.
    Type: Grant
    Filed: December 13, 2005
    Date of Patent: December 18, 2007
    Assignee: AU Optronics Corporation
    Inventors: Chun-Ching Wei, Yang-En Wu, Wei-Cheng Lin
  • Publication number: 20070245193
    Abstract: A liquid crystal display and a shift register unit thereof are provided. The shift register unit includes a first switch, a second switch, and a level shift circuit. The first switch has a first input terminal, a first control terminal, and a first output terminal. The second switch has a second input terminal, a second control terminal, and a second output terminal. The second control terminal is coupled to the first output terminal and the level shift circuit. When the first switch is enabled, the first input terminal receives an input signal converting the voltage of the second control terminal into a first voltage for turning on the second switch. The second output terminal outputs a first clock signal to a scan signal line. When the level shift circuit is enabled, the voltage of the second control terminal is converted into a second voltage for turning off the second switch.
    Type: Application
    Filed: September 25, 2006
    Publication date: October 18, 2007
    Applicant: AU OPTRONICS CORP.
    Inventors: Chun-Ching Wei, Shih Hsun Lo, Yang-En Wu
  • Publication number: 20070188436
    Abstract: A shift register includes a signal generating circuit for generating an output signal at an output end of the shift register in response to a clock signal while the signal generating circuit is turned on, a driving circuit electrically coupled to the signal generating circuit for controlling the signal generating circuit in response to an input signal received from an input end of the shift register, a primary reset circuit electrically coupled to the signal generating circuit for turning off the signal generating circuit and resetting the output signal from the output end, and a feedback circuit electrically coupled to the output end and the major reset circuit for controlling the primary reset circuit in response to the output signal and the clock signal.
    Type: Application
    Filed: July 10, 2006
    Publication date: August 16, 2007
    Inventors: Chun-Ching Wei, Wei-Cheng Lin, Shih-Hsun Lo, Yang-En Wu
  • Publication number: 20070164971
    Abstract: A shift register includes a signal generating circuit for generating an output signal at an output end of the shift register according to a first clock signal while the signal generating circuit is turned on; a driving circuit, electrically coupled to the signal generating circuit, for generating a driving signal to control the signal generating circuit according to an input signal received from an input end of the shift register; a feedback circuit, electrically coupled to a next stage shift register, for transmitting a control signal while the feedback circuit is turned on by the next stage shift register; and a control switch, electrically coupled to the signal generating circuit and the feedback circuit, for turning off the signal generating circuit while the control switch is turned on by the control signal from the feedback circuit.
    Type: Application
    Filed: May 11, 2006
    Publication date: July 19, 2007
    Inventors: Lee-Hsun Chang, Yu-Wen Lin, Chun-Ching Wei, Wei-Cheng Lin