Patents by Inventor Da-Yuan Shih

Da-Yuan Shih has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100025825
    Abstract: Back side metal (BSM) delamination induced by chip dicing of silicon wafers is avoided by roughening the polished silicon surface at chip edges by etching. The Thru-Silicon-Via (TSV) structures used in 3D chip integration is masked at the back side from roughening to maintain the polished surface at the TSV structures and, thus, reliable conductivity to the BSM layer.
    Type: Application
    Filed: August 4, 2008
    Publication date: February 4, 2010
    Inventors: Danielle L. DeGraw, Peter James Lindgren, Da-Yuan Shih, Ping-Chuan Wang
  • Publication number: 20090315579
    Abstract: The present invention is directed to a high density test probe which provides a means for testing a high density and high performance integrated circuits in wafer form or as discrete chips. The test probe is formed from a dense array of elongated electrical conductors which are embedded in an compliant or high modulus elastomeric material. A standard packaging substrate, such as a ceramic integrated circuit chip packaging substrate is used to provide a space transformer. Wires are bonded to an array of contact pads on the surface of the space transformer. The space transformer formed from a multilayer integrated circuit chip packaging substrate. The wires are as dense as the contact location array. A mold is disposed surrounding the array of outwardly projecting wires. A liquid elastomer is disposed in the mold to fill the spaces between the wires.
    Type: Application
    Filed: August 27, 2009
    Publication date: December 24, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Brian Samuel Beaman, Keith Edward Fogel, Paul Alfred Lauro, Maurice Heathcote Norcott, Da-Yuan Shih, George Frederick Walker
  • Publication number: 20090316360
    Abstract: A cooling apparatus and method of fabrication are provided for facilitating removal of heat from a heat-generating electronic device. The method of fabrication includes: obtaining a solder material; disposing the solder material on a surface to be cooled; and reflowing and shaping the solder material disposed on the surface to be cooled to configure the solder material as a base with a plurality of fins extending therefrom. In addition to being in situ-configured on the surface to be cooled, the base is simultaneously metallurgically bonded to the surface to be cooled. The solder material, configured as the base with a plurality of fins extending therefrom, is a single, monolithic structure thermally attached to the surface to be cooled via the metallurgical bonding thereof to the surface to be cooled.
    Type: Application
    Filed: June 20, 2008
    Publication date: December 24, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Levi A. CAMPBELL, Richard C. CHU, Michael J. ELLSWORTH, JR., Bruce K. FURMAN, Madhusudan K. IYENGAR, Paul A. LAURO, Roger R. SCHMIDT, Da-Yuan SHIH, Robert E. SIMONS
  • Publication number: 20090308756
    Abstract: The present invention is directed to structures having a plurality of discrete insulated elongated electrical conductors projecting from a support surface which are useful as probes for testing of electrical interconnections to electronic devices, such as integrated circuit devices and other electronic components and particularly for testing of integrated circuit devices with rigid interconnection pads and multi-chip module packages with high density interconnection pads and the apparatus for use thereof and to methods of fabrication thereof. Coaxial probe structures are fabricated by the methods described providing a high density coaxial probe.
    Type: Application
    Filed: August 21, 2009
    Publication date: December 17, 2009
    Inventors: Brian Samuel Beaman, Keith Edward Fogel, Paul Alfred Lauro, Yun-Hsin Liao, Daniel Peter Morris, Da-Yuan Shih
  • Publication number: 20090197103
    Abstract: A solder joint comprising a solder capture pad on a substrate having a circuit; and a lead free solder selected from the group comprising Sn—Ag—Cu solder and Sn—Ag solder adhered to the solder capture pad; the solder selected from the group comprising between 0.1 to 2.0% by weight Sb or Bi, and 0.5 to 3.0% Ag. Formation of voids at an interface between the solder and the solder capture pad is suppressed, by including Zn. Interlayer dielectric delamination is suppressed, and electromigration characteristics are greatly improved. Methods for forming solder joints using the solders.
    Type: Application
    Filed: October 20, 2008
    Publication date: August 6, 2009
    Inventors: Da-Yuan Shih, Donald W. Henderson, Sung K. Kang, Minhua Lu, Jae-Woong Nah, Kamalesh Srivastava
  • Publication number: 20090197114
    Abstract: A solder joint comprising a solder capture pad on a substrate having a circuit; and a lead free solder selected from the group comprising Sn—Ag—Cu solder and Sn—Ag solder adhered to the solder capture pad; the solder selected from the group comprising between 0.1 to 2.0% by weight Sb or Bi, and 0.5 to 3.0% Ag. Formation of voids at an interface between the solder and the solder capture pad is suppressed, by including Zn. Interlayer dielectric delamination is suppressed, and electromigration characteristics are greatly improved. Methods for forming solder joints using the solders.
    Type: Application
    Filed: October 20, 2008
    Publication date: August 6, 2009
    Inventors: Da-Yuan Shih, Donald W. Henderson, Sung K. Kang, Minhua Lu, Jae-Woong Nah, Kamalesh Srivastava
  • Publication number: 20090189288
    Abstract: A method is described having the steps of providing a surface having a plurality of wire bondable locations; wire bonding a wire to each of the wire bondable locations using a wire capillary tool; controlling the position of the capillary tool with respect to the substrate; after forming a wire bond of the wire to the wire bondable location moving the capillary tool relative to the surface as the capillary tool is moved away from the surface to form a wire having a predetermined shape.
    Type: Application
    Filed: January 22, 2009
    Publication date: July 30, 2009
    Inventors: Brian Samuel Beaman, Keith Edward Fogel, Paul Alfred Lauro, Da-Yuan Shih
  • Publication number: 20090181223
    Abstract: A semiconductor solder bump structure having a solder bump with at least a first solder and a second solder attached to the first solder, producing one solder bump having at least two different solders with different melting temperatures. A method of fabricating the solder is included.
    Type: Application
    Filed: January 16, 2008
    Publication date: July 16, 2009
    Applicant: International Business Machines Corporation
    Inventors: Stephen L. Buchwalter, Peter A. Gruber, Jae-Woong Nah, Da-Yuan Shih
  • Publication number: 20090140423
    Abstract: A a metallic adhesion layer is formed on a last level metal plate exposed in an opening of a passivation layer. A Ni—Ti alloy in which the weight percentage of Ti is from about 6.5% to about 30% is deposited by sputtering onto the metallic adhesion layer to form an underbump metallic layer. A wetting layer comprising Cu or Ag or Au is deposited on top of Ni—Ti layer by sputtering. A C4 ball is applied to a surface of the wetting layer for C4 processing. The sputter deposition of the Ni—Ti alloy offers economic and performance advantages relative to known methods in the art since the Ni—Ti alloy in the composition of the present invention is non-magnetic and easy to sputter, and the consumption of the inventive Ni—Ti alloy is limited during C4 processing. Also, Sn in the solder reacts uniformly with both Ni and Ti and the consumption of Ni—Ti by Sn solder is less than that for pure Ni.
    Type: Application
    Filed: November 29, 2007
    Publication date: June 4, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Luc Belanger, Srinivasa S.N. Reddy, Da-Yuan Shih, Brian R. Sundlof
  • Patent number: 7538565
    Abstract: A high density test probe which provides an apparatus for testing a high density and high performance integrated circuits in wafer form or as discrete chips. The test probe is formed from a dense array of elongated electrical conductors which are embedded in an compliant or high modulus elastomeric material. A standard packaging substrate, such as a ceramic integrated circuit chip packaging substrate is used to provide a space transformer. Wires are bonded to an array of contact pads on the surface of the space transformer. The space transformer formed from a multilayer integrated circuit chip packaging substrate. The wires are as dense as the contact location array. A mold is disposed surrounding the array of outwardly projecting wires. A liquid elastomer is disposed in the mold to fill the spaces between the wires. The elastomer is cured and the mold is removed, leaving an array of wires disposed in the elastomer and in electrical contact with the space transformer.
    Type: Grant
    Filed: August 25, 1999
    Date of Patent: May 26, 2009
    Assignee: International Business Machines Corporation
    Inventors: Brian Samuel Beaman, Keith Edward Fogel, Paul Alfred Lauro, Maurice Heathcote Norcott, Da-Yuan Shih, George Frederick Walker
  • Patent number: 7523852
    Abstract: Improved interconnects are produced by injection molded solder which fills mold arrays with molten solder so that columns that have much greater height to width aspect ratios greater than one are formed, rather than conventional flip chip bumps. The columns may have filler particles or reinforcing conductors therein. In the interconnect structures produced, the cost and time of a subsequent underfill step is reduced or avoided. The problem of incompatibility with optical interconnects between chips because underfills require high loading of silica fillers which scatter light, is solved, thus allowing flip chips to incorporate optical interconnects.
    Type: Grant
    Filed: December 5, 2004
    Date of Patent: April 28, 2009
    Assignee: International Business Machines Corporation
    Inventors: Stephen L. Buchwalter, Claudius Feger, Peter A. Gruber, Sung K. Kang, Paul A. Lauro, Da-Yuan Shih
  • Publication number: 20090093111
    Abstract: A process for aligning at least two layers in an abutting relationship with each other comprises forming a plurality of sprocket openings in each of the layers for receiving a sprocket of diminishing diameters as the sprocket extends outwardly from a base, with the center axes of the sprocket openings in each layer being substantially alignable with one another, the diameter of the sprocket openings in an abutting layer for first receiving the sprocket being greater than the diameter of the sprocket openings in an abutted layer. This is followed by forming a plurality of reservoir openings in each of at least two of the layers and positioning the sprocket openings in the layers to correspond with one another and the reservoir openings in the layers to correspond with one another so that substantial alignment of the center axes of the corresponding sprocket openings in the layers effects substantial alignment of the center axes of the corresponding reservoir openings in the layers.
    Type: Application
    Filed: October 9, 2007
    Publication date: April 9, 2009
    Applicant: International Business Machines Corporation
    Inventors: Stephen L. Buchwalter, Peter A. Gruber, Jae-Woong Nah, Da-Yuan Shih
  • Publication number: 20090065555
    Abstract: An electrical structure method of forming. The method includes forming a plurality of individual metallic structures from metallic layer formed over a first substrate. A plurality of vias are formed within a second substrate. The plurality of vias are positioned over and surrounding the plurality of metallic structures. A portion of each via is filled with solder to form solder structure surrounding an exterior surface of each metallic structure. The first substrate is removed from the metallic structures. The metallic structures comprising the solder structures are positioned over a third substrate comprising a plurality of electrically conductive pads. The metallic structures comprising the solder structures are heated to a temperature sufficient to cause the solder to melt and form an electrical and mechanical connection between each metallic structure and an associated electrically conductive pad. The second substrate is removed from the individual metallic structures.
    Type: Application
    Filed: September 12, 2007
    Publication date: March 12, 2009
    Inventors: Stephen Leslie Buchwalter, Peter A. Gruber, Da-Yuan Shih
  • Patent number: 7495342
    Abstract: A method is described having the steps of providing a surface having a plurality of wire bondable locations, wire bonding a wire to each of the wire bondable locations using a wire capillary tool; controlling the position of the capillary tool with respect to the substrate; after forming a wire bond of the wire to the wire bondable location moving the capillary tool relative to the surface as the capillary tool is moved away from the surface to form a wire having a predetermined shape.
    Type: Grant
    Filed: December 16, 2003
    Date of Patent: February 24, 2009
    Assignee: International Business Machines Corporation
    Inventors: Brian Samuel Beaman, Keith Edward Fogel, Paul Alfred Lauro, Da-Yuan Shih
  • Publication number: 20080293243
    Abstract: In using Ni(P) and Sn-rich solders in Pb free interconnections, the prevention and control of the formation of intermetallic compound inclusions, can be achieved through a reaction preventive or control layer that is positioned on top of an electroless Ni(P) metallization, such as by application of a thin layer of Sn on the Ni(P) or through the application of a thin layer of Cu on the Ni(P
    Type: Application
    Filed: July 15, 2008
    Publication date: November 27, 2008
    Applicant: International Business Machines Corporation
    Inventors: Sung Kwon Kang, Da-Yuan Shih, Yoon-Chul Son
  • Publication number: 20080290142
    Abstract: Briefly, a novel material process is disclosed wherein one or more nucleation modifiers are added, in trace amounts, to a lead-free tin-rich solder alloy to produce a solder composition with reduce or suppressed undercooling temperature characteristics. The modifier being a substance which facilitates the reduction of extreme anisotropic properties associated with body-centered-tetragonal tin based lead-free solder. The addition of the nucleation modifiers to the solder alloy does not materially effect the solder composition's melting point. As such, balls of solder with the nucleated composition freeze while other solder balls within the array remain in the melt. This effectively enables one substrate to be pinned to another substrate by one or more predetermined solder balls to secure the package while the remaining solder joints are in the liquid state.
    Type: Application
    Filed: May 23, 2007
    Publication date: November 27, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth G. Hougham, Kamalesh K. Srivastava, Sung K. Kang, Da-Yuan Shih, Brian R. Sundlof, S. Jay Chey, Donald W. Henderson, David R. Di Milia, Richard P. Ferlita, Roy A. Carruthers
  • Publication number: 20080285136
    Abstract: A wafer-scale apparatus and method is described for the automation of forming, aligning and attaching two-dimensional arrays of microoptic elements on semiconductor and other image display devices, backplanes, optoelectronic boards, and integrated optical systems. In an ordered fabrication sequence, a mold plate comprised of optically designed cavities is formed by reactive ion etching or alternative processes, optionally coated with a release material layer and filled with optically specified materials by an automated fluid-injection and defect-inspection subsystem. Optical alignment fiducials guide the disclosed transfer and attachment processes to achieve specified tolerances between the microoptic elements and corresponding optoelectronic devices and circuits.
    Type: Application
    Filed: June 17, 2008
    Publication date: November 20, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Lawrence Jacobowitz, Stephen L. Buchwalter, Casimer DeCusatis, Peter A. Gruber, Da-Yuan Shih
  • Publication number: 20080265404
    Abstract: Assemblies for dissipating heat from integrated circuits and circuit chips are disclosed. The assemblies include a low melt solder as a thermal interface material (TIM) for the transfer of heat from a chip to a heat sink (HS), wherein the low melt solder has a melting point below the maximum operating temperature of the chip. Methods for making the assemblies are also disclosed.
    Type: Application
    Filed: April 30, 2007
    Publication date: October 30, 2008
    Applicant: International Business Machines Corporation
    Inventors: Bruce Furman, Madhusudan K. Iyengar, Paul A. Lauro, Yves Martin, Roger R. Schmidt, Da-Yuan Shih, Theodore G. Van Kessel, Wei Zou
  • Publication number: 20080251281
    Abstract: An electrical structure and method of forming. The electrical structure includes a first substrate comprising a first electrically conductive pad, a second substrate comprising a second electrically conductive pad, and an interconnect structure electrically and mechanically connecting the first electrically conductive pad to the second electrically conductive pad. The interconnect structure comprises a non-solder metallic core structure, a first solder structure, and a second solder structure. The first solder structure electrically and mechanically connects a first portion of the non-solder metallic core structure to the first electrically conductive pad. The second solder structure electrically and mechanically connects a second portion of the non-solder metallic core structure to the second electrically conductive pad.
    Type: Application
    Filed: April 11, 2007
    Publication date: October 16, 2008
    Inventors: Stephen Leslie Buchwalter, Bruce K. Furman, Peter A. Gruber, Jae-Woong Nah, Da-Yuan Shih
  • Publication number: 20080206979
    Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting composition including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.
    Type: Application
    Filed: April 30, 2008
    Publication date: August 28, 2008
    Inventors: Keith E. Fogel, Balaram Ghosal, Sung K. Kang, Stephen Kilpatrick, Paul A. Lauro, Henry A. Nye, Da-Yuan Shih, Donna S. Zupanski-Nielsen