Patents by Inventor Dae-Jung Byun

Dae-Jung Byun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210193580
    Abstract: A substrate having an electronic component embedded therein includes a core structure including a first insulating body and core wiring layers and having a cavity penetrating through a portion of the first insulating body, an electronic component disposed in the cavity, an insulating material covering at least a portion of each of the core structure and the electronic component and disposed in at least a portion of the cavity, a wiring layer disposed on the insulating material, and a build-up structure disposed on the insulating material and including a second insulating body and a build-up wiring layer. A material of the first insulating body has a coefficient of thermal expansion (CTE) less than a CTE of the second insulating body, and the insulating material has a CTE less than a CTE of a material of the second insulating body.
    Type: Application
    Filed: March 13, 2020
    Publication date: June 24, 2021
    Inventors: Dae Jung BYUN, Chang Hwa PARK, Sang Ho JEONG, Ki Ho NA, Je Sang PARK, Yong Duk LEE, Jin Won LEE
  • Publication number: 20210193609
    Abstract: An electronic component embedded substrate includes a core structure including a first insulating body and core wiring layers and having a cavity and having a stopper layer disposed as a bottom surface; an electronic component disposed in the cavity and attached to the stopper layer; and a build-up structure including a second insulating body covering at least a portion each of the core structure and the electronic component and filling at least a portion of the cavity, and build-up wiring layers wherein the stopper layer has a first region in which a portion of one surface is exposed from the first insulating body and a second region in which the other portion of one surface is covered with the first insulating body, and a surface roughness of one surface of the stopper layer in the first region is greater than that of the stopper layer in the second region.
    Type: Application
    Filed: February 28, 2020
    Publication date: June 24, 2021
    Inventors: Mi Sun Hwang, Dae Jung Byun, Chang Hwa Park, Sang Ho Jeong, Jun Hyeong Jang, Ki Ho Na, Je Sang Park, Yong Duk Lee, Yoo Rim Cha, Yeo Il Park
  • Publication number: 20210193563
    Abstract: A substrate having an electronic component embedded therein includes a core structure including a first insulating body and first wiring layers and having a cavity, an electronic component embedded in the cavity, a build-up structure including a second insulating body, covering at least a portion of each of the core structure and the electronic component and filling a portion of the cavity, and second wiring layers, a first passivation layer disposed on a side of the core structure opposing a side of the core structure on which the build-up structure is disposed, and a second passivation layer disposed on a side of the build-up structure opposing a side of the build-up structure on which the core structure is disposed, wherein the first and second passivation layers include different types of materials.
    Type: Application
    Filed: March 3, 2020
    Publication date: June 24, 2021
    Inventors: Dae Jung Byun, Yong Duk Lee, Chang Hwa Park, Ki Ho Na, Je Sang Park, Jin Won Lee
  • Publication number: 20210183784
    Abstract: A substrate having an electronic component embedded therein includes a core structure including a first insulating body and a plurality of core wiring layers disposed on or in the first insulating body, and having a cavity penetrating at least a portion of the first insulating body in a thickness direction of the substrate and including a stopper layer as a bottom surface of the cavity, and an electronic component disposed in the cavity and attached to the stopper layer, and a surface of the stopper layer connected to the electronic component has a composite including at least two among a metal material, an inorganic particle, a filler, and an insulating resin.
    Type: Application
    Filed: March 5, 2020
    Publication date: June 17, 2021
    Inventors: Mi Sun HWANG, Dae Jung BYUN, Chang Hwa PARK, Sang Ho JEONG, Jun Hyeong JANG, Ki Ho NA, Je Sang PARK, Yong Duk LEE, Yoo Rim CHA, Yeo Il PARK
  • Publication number: 20210183774
    Abstract: A substrate embedded electronic component package includes a core member having a cavity in which a metal layer is disposed on a bottom surface thereof, an electronic component disposed in the cavity, an encapsulant filling at least a portion of the cavity and covering at least a portion of each of the core member and the electronic component, and a connection structure disposed on the encapsulant and including a first wiring layer connected to the electronic component. A wall surface of the cavity has at least one groove portion protruding outwardly from a center of the cavity, and the groove portion extends to a same depth in the core member as a depth of the cavity.
    Type: Application
    Filed: March 10, 2020
    Publication date: June 17, 2021
    Inventors: Dae Jung BYUN, Chang Hwa PARK, Sang Ho JEONG, Je Sang PARK, Mi Sun HWANG, Yong Duk LEE, Jin Won LEE, Yeo Il PARK
  • Patent number: 10818621
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface and an inactive surface; an encapsulant encapsulating at least portions of the first interconnection member and the inactive surface of the semiconductor chip; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip and including a redistribution layer electrically connected to the connection pads of the semiconductor chip; a passivation layer disposed on the second interconnection member; and an under-bump metal layer including an external connection pad formed on the passivation layer and a plurality of vias connecting the external connection pad and the redistribution layer of the second interconnection member to each other, wherein the first interconnection member includes a redistribution layer electrically connected to the connection pads of the semiconductor chi
    Type: Grant
    Filed: December 16, 2016
    Date of Patent: October 27, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Doo Hwan Lee, Hyoung Joon Kim, Dae Jung Byun
  • Patent number: 10515916
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface having connection pads disposed thereon and an inactive surface; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip and including a redistribution layer electrically connected to the connection pads; and an encapsulant encapsulating at least portions of the first interconnection member and the semiconductor chip.
    Type: Grant
    Filed: July 2, 2018
    Date of Patent: December 24, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dae Jung Byun, Byung Ho Kim, Pyung Hwa Han, Joo Young Choi, Ung Hui Shin
  • Patent number: 10276467
    Abstract: A fan-out semiconductor package includes: a fan-out semiconductor package may include: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole of the first interconnection member and having an active surface having connection pads disposed thereon and an inactive surface opposing the active surface; an encapsulant encapsulating at least portions of the first interconnection member and the inactive surface of the semiconductor chip; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip; and a reinforcing layer disposed on the encapsulant. The first interconnection member and the second interconnection member respectively include redistribution layers electrically connected to the connection pads of the semiconductor chip.
    Type: Grant
    Filed: February 23, 2017
    Date of Patent: April 30, 2019
    Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Eun Sil Kim, Doo Hwan Lee, Dae Jung Byun, Tae Ho Ko, Yeong A Kim
  • Patent number: 10157868
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface having connection pads disposed thereon and an inactive surface; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip and including a redistribution layer electrically connected to the connection pads; and an encapsulant encapsulating at least portions of the first interconnection member and the semiconductor chip.
    Type: Grant
    Filed: May 15, 2017
    Date of Patent: December 18, 2018
    Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Dae Jung Byun, Byung Ho Kim, Pyung Hwa Han, Joo Young Choi, Ung Hui Shin
  • Publication number: 20180308815
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface having connection pads disposed thereon and an inactive surface; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip and including a redistribution layer electrically connected to the connection pads; and an encapsulant encapsulating at least portions of the first interconnection member and the semiconductor chip.
    Type: Application
    Filed: July 2, 2018
    Publication date: October 25, 2018
    Inventors: Dae Jung Byun, Byung Ho Kim, Pyung Hwa Han, Joo Young Choi, Ung Hui Shin
  • Publication number: 20180061795
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface having connection pads disposed thereon and an inactive surface; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip and including a redistribution layer electrically connected to the connection pads; and an encapsulant encapsulating at least portions of the first interconnection member and the semiconductor chip.
    Type: Application
    Filed: May 15, 2017
    Publication date: March 1, 2018
    Inventors: Dae Jung BYUN, Byung Ho KIM, Pyung Hwa HAN, Joo Young CHOI, Ung Hui SHIN
  • Patent number: 9859222
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole; an encapsulant encapsulating at least portions of the first interconnection member and the semiconductor chip; a second interconnection member disposed on the first interconnection member and the semiconductor chip and including redistribution layers electrically connected to the connection pads of the semiconductor chip; a passivation layer disposed on the second interconnection member and having openings exposing at least portions of the redistribution layer of the second interconnection member; and an under-bump metal layer disposed on the passivation layer and filling at least portions of the openings. In the under-bump metal layer, the number of conductor layers formed on a surface of the passivation layer is different from that of conductor layers formed on the exposed redistribution layer and walls of the openings.
    Type: Grant
    Filed: December 2, 2016
    Date of Patent: January 2, 2018
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Jung Soo Kim, Dae Jung Byun, Doo Hwan Lee
  • Publication number: 20170358534
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole; an encapsulant encapsulating at least portions of the first interconnection member and the semiconductor chip; a second interconnection member disposed on the first interconnection member and the semiconductor chip and including redistribution layers electrically connected to the connection pads of the semiconductor chip; a passivation layer disposed on the second interconnection member and having openings exposing at least portions of the redistribution layer of the second interconnection member; and an under-bump metal layer disposed on the passivation layer and filling at least portions of the openings. In the under-bump metal layer, the number of conductor layers formed on a surface of the passivation layer is different from that of conductor layers formed on the exposed redistribution layer and walls of the openings.
    Type: Application
    Filed: December 2, 2016
    Publication date: December 14, 2017
    Inventors: Jung Soo KIM, Dae Jung BYUN, Doo Hwan LEE
  • Publication number: 20170278766
    Abstract: A fan-out semiconductor package includes: a fan-out semiconductor package may include: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole of the first interconnection member and having an active surface having connection pads disposed thereon and an inactive surface opposing the active surface; an encapsulant encapsulating at least portions of the first interconnection member and the inactive surface of the semiconductor chip; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip; and a reinforcing layer disposed on the encapsulant. The first interconnection member and the second interconnection member respectively include redistribution layers electrically connected to the connection pads of the semiconductor chip.
    Type: Application
    Filed: February 23, 2017
    Publication date: September 28, 2017
    Inventors: Eun Sil KIM, Doo Hwan LEE, Dae Jung BYUN, Tae Ho KO, Yeong A. KIM
  • Publication number: 20170278812
    Abstract: A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface and an inactive surface; an encapsulant encapsulating at least portions of the first interconnection member and the inactive surface of the semiconductor chip; a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip and including a redistribution layer electrically connected to the connection pads of the semiconductor chip; a passivation layer disposed on the second interconnection member; and an under-bump metal layer including an external connection pad formed on the passivation layer and a plurality of vias connecting the external connection pad and the redistribution layer of the second interconnection member to each other, wherein the first interconnection member includes a redistribution layer electrically connected to the connection pads of the semiconductor chi
    Type: Application
    Filed: December 16, 2016
    Publication date: September 28, 2017
    Inventors: Doo Hwan LEE, Hyoung Joon KIM, Dae Jung BYUN
  • Patent number: 8418356
    Abstract: The present invention relates to an embedded printed circuit board and a manufacturing method thereof. The present invention provides an embedded printed circuit board including a substrate in which a cavity is formed in a predetermined portion and a wiring layer is formed in a portion without the cavity; a chip inserted into the cavity and including a plurality of pads; a filler filled between the chip and the cavity to fix the chip; and a connection layer formed between the wiring layer and the pads to connect the wiring layer and the pads to each other. Further, the present invention provides a manufacturing method of the embedded printed circuit board.
    Type: Grant
    Filed: June 23, 2008
    Date of Patent: April 16, 2013
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Kwang Soo Park, Myung Gun Chong, Dek Gin Yang, Dae Jung Byun
  • Patent number: 8037584
    Abstract: A printed circuit board, a method of manufacturing the printed circuit board, and an apparatus for perforating via holes are disclosed. By use of a method of manufacturing a printed circuit board that includes forming a first circuit pattern, which includes a reference mark and a via land, on one surface of an insulation substrate; stacking a metal layer on the insulation layer; opening a first window in the metal layer in correspondence with the reference mark; and forming a via which electrically connects the via land with the metal layer, by irradiating light towards the other surface of the insulation substrate and identifying the reference mark through the first window, the occurrence of short-circuiting is prevented in forming vias for electrical interconnection between circuit patterns in a printed circuit board, and as the defect rate caused by eccentricity between insulation layers may be reduced, aspects of the invention may contribute to reducing costs.
    Type: Grant
    Filed: November 8, 2007
    Date of Patent: October 18, 2011
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Kwang-Soo Park, Sim-Hwan Park, Jeong-Yeon Jeong, Dae-Jung Byun
  • Publication number: 20110216515
    Abstract: An electro device embedded printed circuit board and a manufacturing method thereof are disclosed. In accordance with an embodiment of the present invention, an electro device embedded printed circuit board is manufactured by: adhering a first electro device on a supporting body through a face-down method; adhering a second electro device on an upper surface of the first electro device through a face-up method; stacking a pure resin layer and a reinforcing layer on an upper side of the supporting body, wherein the first electro device and the second electro device are embedded in the pure resin layer; removing the supporting body; stacking an insulation layer on a lower side of the first electro device, a reinforcing material having been impregnated in the insulation layer; and patterning a circuit on each of the reinforcing layer and the insulation layer.
    Type: Application
    Filed: August 6, 2010
    Publication date: September 8, 2011
    Inventors: Jin-Won LEE, Yul-Kyo Chung, Doo-Hwan Lee, Seung-Hyun Sohn, Dae-Jung Byun
  • Publication number: 20110214913
    Abstract: An electro device embedded printed circuit board and a manufacturing method thereof are disclosed. In accordance with an embodiment of the present invention, an electro device embedded printed circuit board is manufactured by: adhering an electro device on an upper surface of a supporting body; stacking a pure resin layer and an insulating reinforcing layer on an upper side of the supporting body, wherein the electro device is embedded in the pure resin layer; removing the supporting body; stacking an insulation layer on a lower side of the electro device, a reinforcing material having been impregnated in the insulation layer; and patterning a circuit on each of the reinforcing layer and the insulation layer.
    Type: Application
    Filed: August 3, 2010
    Publication date: September 8, 2011
    Inventors: Jin-Won Lee, Yul-Kyo Chung, Dae-Jung Byun, Seung-Hyun Sohn
  • Publication number: 20110141711
    Abstract: An electronic component embedded printed circuit board and a method of manufacture the same are disclosed. The electronic component embedded printed circuit board in accordance with an embodiment of the present invention can include a dielectric core substrate, which has a cavity formed therein, an electronic component, which is housed in the cavity and has an electrode formed on one surface thereof, an insulation layer, which is formed on both surface of the dielectric core substrate, a via, which is formed in the insulation layer such that the via is electrically connected to the electrode, and a first circuit pattern, which is formed on the insulation layer such that the first circuit pattern is electrically connected to the via.
    Type: Application
    Filed: December 14, 2010
    Publication date: June 16, 2011
    Inventors: Seung-Hyun SOHN, Yul-Kyo Chung, Dae-Jung Byun, Moon-II Kim