Patents by Inventor Damian Alfonso Morero

Damian Alfonso Morero has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9608666
    Abstract: A decoder performs forward error correction based on quasi-cyclic regular column-partition low density parity check codes. A method for designing the parity check matrix reduces the number of short-cycles of the matrix to increase performance. An adaptive quantization post-processing technique further improves performance by eliminating error floors associated with the decoding. A parallel decoder architecture performs iterative decoding using a parallel pipelined architecture.
    Type: Grant
    Filed: December 4, 2014
    Date of Patent: March 28, 2017
    Assignee: ClariPhy Communications, Inc.
    Inventors: Damian Alfonso Morero, Mario Alejandro Castrillon, Matias German Schnidrig, Mario Rafael Hueda
  • Patent number: 9496967
    Abstract: A receiver architecture and method recovers data received over an optical fiber channel in the presence of cycle slips. In a first cycle slip recovery architecture, a receiver detects and corrects cycle slips based on pilot symbols inserted in the transmitted data. In a second cycle slip recovery architecture, a coarse cycle slip detection is performed based on pilot symbols and a cycle slip position estimation is then performed based on carrier phase noise. The receiver compensates for cycle slips based on the position estimation.
    Type: Grant
    Filed: March 26, 2014
    Date of Patent: November 15, 2016
    Assignee: ClariPhy Communications, Inc.
    Inventors: Mario Alejandro Castrillon, Damian Alfonso Morero, Mario Rafael Hueda
  • Publication number: 20160301425
    Abstract: A decoder performs forward error correction based on quasi-cyclic regular column-partition low density parity check codes. A method for designing the parity check matrix reduces the number of short-cycles of the matrix to increase performance. An adaptive quantization post-processing technique further improves performance by eliminating error floors associated with the decoding. A parallel decoder architecture performs iterative decoding using a parallel pipelined architecture.
    Type: Application
    Filed: June 21, 2016
    Publication date: October 13, 2016
    Inventors: DAMIAN ALFONSO MORERO, MARIO ALEJANDRO CASTRILLON, MATIAS GERMAN SCHNIDRIG, MARIO RAFAEL HUEDA, FRANCO PALUDI
  • Publication number: 20160134305
    Abstract: A decoder performs forward error correction based on quasi-cyclic regular column-partition low density parity check codes. A method for designing the parity check matrix reduces the number of short-cycles of the matrix to increase performance. An adaptive quantization post-processing technique further improves performance by eliminating error floors associated with the decoding. A parallel decoder architecture performs iterative decoding using a parallel pipelined architecture.
    Type: Application
    Filed: January 19, 2016
    Publication date: May 12, 2016
    Inventors: DAMIAN ALFONSO MORERO, MARIO ALEJANDRO CASTRILLON, MATIAS GERMAN SCHNIDRIG, MARIO RAFAEL HUEDA
  • Patent number: 9337934
    Abstract: A coherent receiver comprises an ingress signal path having an ingress line-side interface, and an ingress host-side interface. The ingress signal path is configured to receive an analog signal vector at the ingress line-side interface, to demodulate the analog signal vector, and to output a digital data signal at the ingress host-side interface. The coherent receiver also comprises clock and timing circuitry configured to receive a single reference clock signal and to provide a plurality of modified ingress path clock signals to different components of the ingress signal path, the plurality of modified ingress path clock signals derived from the single reference clock signal and the plurality of modified ingress path clock signals having different clock rates. The receiver, transmitter, or transceiver can operate in a plurality of programmable operating modes to accommodate different modulation/de-modulation schemes, error correction code schemes, framing/mapping protocols, or other programmable features.
    Type: Grant
    Filed: November 29, 2013
    Date of Patent: May 10, 2016
    Assignee: ClariPhy Communications, Inc.
    Inventors: Oscar Ernesto Agazzi, Diego Ernesto Crivelli, Paul Voois, Ramiro Rogelio Lopez, Jorge Manuel Finochietto, Norman L. Swenson, Mario Rafael Hueda, Hugo Santiago Carrer, Vadim Gutnik, Ulises Morales, Martin Ignacio del Barco, Martin Carlos Asinari, Federico Nicolas Paredes, Alfredo Javier Taddei, Mauro M. Bruni, Damian Alfonso Morero, Facundo Abel Alcides Ramos, Laura Maria Ferster, Elvio Adrian Serrano, Pablo Gustavo Quiroga, Roman Antonio Arenas, Matias German Schnidrig, Alejandro Javier Schwoykoski
  • Patent number: 9306676
    Abstract: A receiver architecture and method recovers data received over an optical fiber channel in the presence of cycle slips. In a first cycle slip recovery architecture, a receiver detects and corrects cycle slips based on pilot symbols inserted in the transmitted data. In a second cycle slip recovery architecture, a coarse cycle slip detection is performed based on pilot symbols and a cycle slip position estimation is then performed based on carrier phase noise. The receiver compensates for cycle slips based on the position estimation.
    Type: Grant
    Filed: March 13, 2014
    Date of Patent: April 5, 2016
    Assignee: ClariPhy Communications, Inc.
    Inventors: Mario Alejandro Castrillon, Damian Alfonso Morero, Mario Rafael Hueda
  • Patent number: 8918694
    Abstract: A decoder performs forward error correction based on quasi-cyclic regular column-partition low density parity check codes. A method for designing the parity check matrix reduces the number of short-cycles of the matrix to increase performance. An adaptive quantization post-processing technique further improves performance by eliminating error floors associated with the decoding. A parallel decoder architecture performs iterative decoding using a parallel pipelined architecture.
    Type: Grant
    Filed: February 27, 2012
    Date of Patent: December 23, 2014
    Assignee: ClariPhy Communications, Inc.
    Inventors: Damian Alfonso Morero, Mario Alejandro Castrillon, Teodoro Ariel Goette, Matias German Schnidrig, Facundo Abel Alcides Ramos, Mario Rafael Hueda
  • Patent number: 8886055
    Abstract: An optical communication device (e.g., a transmitter, receiver, or transceiver) includes a control input for selecting between operating the optical communication device in a normal operation mode for communicating data according to a first data rate and operating the optical transmitter in a reduced data rate operation mode for communicating data according to a second data rate lower than the first data rate. The optical communication device includes a forward error correction encoder and/or decoder and a modulator and/or demodulator. When operating in the reduced data rate mode, data is re-formatted for compatibility with the same forward error correction scheme and modulation/demodulation scheme used in the normal data rate mode, thereby enabling the reduced data rate mode without significant architectural overhead.
    Type: Grant
    Filed: May 23, 2012
    Date of Patent: November 11, 2014
    Assignee: ClariPhy Communications, Inc.
    Inventor: Damian Alfonso Morero
  • Publication number: 20120221914
    Abstract: A decoder performs forward error correction based on quasi-cyclic regular column-partition low density parity check codes. A method for designing the parity check matrix reduces the number of short-cycles of the matrix to increase performance. An adaptive quantization post-processing technique further improves performance by eliminating error floors associated with the decoding. A parallel decoder architecture performs iterative decoding using a parallel pipelined architecture.
    Type: Application
    Filed: February 27, 2012
    Publication date: August 30, 2012
    Inventors: Damian Alfonso Morero, Mario Alejandro Castrillon, Teodoro Ariel Goette, Matias German Schnidrig, Facundo Abel Alcides Ramos, Mario Rafael Hueda