Patents by Inventor Dana Lee

Dana Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7084453
    Abstract: A semiconductor memory device and method for making the same, where a memory cell and high voltage MOS transistor are formed on the same substrate. An insulating layer is formed having a first portion that insulates the control and floating gates of the memory cell from each other, and a second portion that insulates the poly gate from the substrate in the MOS transistor. The insulating layer is formed so that its first portion has a smaller thickness than that of its second portion.
    Type: Grant
    Filed: May 19, 2004
    Date of Patent: August 1, 2006
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Geeng-Chuan Chern, Amitay Levi, Dana Lee
  • Patent number: 7050316
    Abstract: A differential sensing content addressable memory cell without any word lines connected to the cells in the same row comprises a first bit line for supplying a first bit. A first storage element has a first phase change resistor for storing a first stored bit, which is connected in series with a first diode. The first storage element is connected to the first bit line. A second bit line supplies a second bit, with the second bit being an inverse of the first bit. A second storage element has a second phase change resistor for storing a second stored bit, which is connected in series with a second diode. The second storage element is connected to the second bit line.
    Type: Grant
    Filed: March 9, 2004
    Date of Patent: May 23, 2006
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Ya-Fen Lin, Elbert Lin, Dana Lee, Bomy Chen, Hung Q. Nguyen
  • Publication number: 20060091449
    Abstract: A stacked gate nonvolatile memory floating gate device has a control gate. Programming of the cell in the array is accomplished by hot channel electron injection from the drain to the floating gate. Erasure occurs by Fowler-Nordheim tunneling of electrons from the floating gate to the control gate. Finally, to increase the density, each cell can be made in a trench.
    Type: Application
    Filed: December 15, 2005
    Publication date: May 4, 2006
    Inventors: Bomy Chen, Hieu Tran, Dana Lee, Jack Frayer
  • Publication number: 20060081945
    Abstract: A array of multi-bit Read Only Memory (ROM) cells is in a semiconductor substrate of a first conductivity type with a first concentration. Each ROM cell has a first and second regions of a second conductivity type spaced apart from one another in the substrate. A channel is between the first and second regions. The channel has three portions, a first portion, a second portion and a third portion. A gate is spaced apart and is insulated from at least the second portion of the channel. Each ROM cell has one of a plurality of N possible states, where N is greater than 2. The state of each ROM cell is determined by the existence or absence of extensions or halos that are formed in the first portion of the channel and adjacent to the first region and/or in the third portion of the channel adjacent to the second region. These extensions and halos are formed at the same time that extensions or halos are formed in MOS transistors in other parts of the integrated circuit device, thereby reducing cost.
    Type: Application
    Filed: December 2, 2005
    Publication date: April 20, 2006
    Inventors: Dana Lee, Bomy Chen
  • Publication number: 20060079053
    Abstract: A method of forming a memory device (and the resulting device) by forming an electron trapping dielectric material over a substrate, forming conductive material over the dielectric material, forming a spacer of material over the conductive material, removing portions of the dielectric material and the conductive material to form segments thereof disposed underneath the spacer of material, forming first and second spaced-apart regions in the substrate having a second conductivity type different from that of the substrate, with a channel region extending between the first and second regions, with the segments of the dielectric and first conductive materials being disposed over a first portion of the channel region for controlling a conductivity thereof, and forming a second conductive material over and insulated from a second portion of the channel region for controlling a conductivity thereof.
    Type: Application
    Filed: October 8, 2004
    Publication date: April 13, 2006
    Inventors: Bomy Chen, Dana Lee, Yaw Hu, Bing Yeh
  • Publication number: 20060071255
    Abstract: A ferroelectric memory cell has a semiconductor substrate of a first conductivity type having a first region and a second region with each being of a second conductivity type, with a channel region therebetween. The first region and the second region are aligned in a first direction. A gate dielectric is over at least a portion of the channel region. A gate is over the gate dielectric, with the gate extending in a direction transverse to the first direction termination at a termination point not overlapping the first region, the second region and the channel region. A ferroelectric capacitor is at the termination point. The ferroelectric capacitor has a first end and a second end with the first end connected to the gate. The ferroelectric memory cell has three terminals: the first region, the second region, and the second end. In another embodiment, an insulator is over at least a portion of the first region.
    Type: Application
    Filed: September 24, 2004
    Publication date: April 6, 2006
    Inventors: Bomy Chen, Dana Lee, June Han
  • Patent number: 7015537
    Abstract: An isolation-less, contact-less nonvolatile memory array has a plurality of memory cells each with a floating gate for the storage of charges thereon, arranged in a plurality of rows and columns. Each memory cell can be of a number of different types. All the bit lines and source lines of the various embodiments are buried and are contact-less. In a first embodiment, each cell can be represented by a stacked gate floating gate transistor coupled to a separate assist transistor. The entire array can be planar; or in a preferred embodiment each of the floating gate transistors is in a trench; or each of the assist transistors is in a trench. In a second embodiment, each cell can be represented by a stacked gate floating gate transistor with the transistor in a trench. In a third embodiment, each cell can be represented by two stacked gate floating gate transistors coupled to a separate assist transistor, positioned between the two stacked gate floating gate transistors.
    Type: Grant
    Filed: April 12, 2004
    Date of Patent: March 21, 2006
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Dana Lee, Hieu Van Tran, Jack Frayer
  • Patent number: 7012310
    Abstract: A array of multi-bit Read Only Memory (ROM) cells is in a semiconductor substrate of a first conductivity type with a first concentration. Each ROM cell has a first and second regions of a second conductivity type spaced apart from one another in the substrate. A channel is between the first and second regions. The channel has three portions, a first portion, a second portion and a third portion. A gate is spaced apart and is insulated from at least the second portion of the channel. Each ROM cell has one of a plurality of N possible states, where N is greater than 2. The state of each ROM cell is determined by the existence or absence of extensions or halos that are formed in the first portion of the channel and adjacent to the first region and/or in the third portion of the channel adjacent to the second region. These extensions and halos are formed at the same time that extensions or halos are formed in MOS transistors in other parts of the integrated circuit device, thereby reducing cost.
    Type: Grant
    Filed: August 14, 2003
    Date of Patent: March 14, 2006
    Assignee: Silcon Storage Technology, Inc.
    Inventors: Dana Lee, Bomy Chen
  • Patent number: 6992909
    Abstract: A array of multi-bit Read Only Memory (ROM) cells is in a semiconductor substrate of a first conductivity type with a first concentration. Each ROM cell has a first and second regions of a second conductivity type spaced apart from one another in the substrate. A channel is between the first and second regions. The channel has three portions, a first portion, a second portion and a third portion. A gate is spaced apart and is insulated from at least the second portion of the channel. Each ROM cell has one of a plurality of N possible states, where N is greater than 2. The state of each ROM cell is determined by the existence or absence of extensions or halos that are formed in the first portion of the channel and adjacent to the first region and/or in the third portion of the channel adjacent to the second region. These extensions and halos are formed at the same time that extensions or halos are formed in MOS transistors in other parts of the integrated circuit device, thereby reducing cost.
    Type: Grant
    Filed: June 20, 2005
    Date of Patent: January 31, 2006
    Assignee: Silicon Storage Techtology, Inc.
    Inventors: Bomy Chen, Kai Man Yue, Dana Lee, Feng Gao
  • Publication number: 20060017084
    Abstract: An integrated MIS capacitor has two substantially identical MIS capacitors. A first capacitor comprises a first region of a first conductivity type adjacent to a channel region of the first conductivity type in a semiconductor substrate. The semiconductor substrate has a second conductivity type. A gate electrode is insulated and spaced apart from the channel region of the first capacitor. The second capacitor is substantially identical to the first capacitor and is formed in the same semiconductor substrate. The gate electrode of the first capacitor is electrically connected to the first region of the second capacitor and the gate electrode of the second capacitor is electrically connected to the first region of the first capacitor. In this manner, the capacitors are connected in an anti-parallel configuration.
    Type: Application
    Filed: July 22, 2004
    Publication date: January 26, 2006
    Inventors: Feng Gao, Changyuan Chen, Vishal Sarin, William Saiki, Hieu Tran, Dana Lee
  • Publication number: 20060014339
    Abstract: A landing pad for use as a contact to a conductive spacer adjacent a structure in a semiconductor device comprises two islands, each of which is substantially rectangularly shaped and is spaced apart from one another and from the structure. Conductive spacers are adjacent to each island and overlapping each other and overlapping with the conductive spacer adjacent to the structure. The contact to the landing pad is on the conductive spacers adjacent to the islands and spaced apart from the structure.
    Type: Application
    Filed: September 6, 2005
    Publication date: January 19, 2006
    Inventors: Dana Lee, Wen-Juei Lu, Felix Tsui
  • Patent number: 6960803
    Abstract: A landing pad for use as a contact to a conductive spacer adjacent a structure in a semiconductor device comprises two islands, each of which is substantially rectangularly shaped and is spaced apart from one another and from the structure. Conductive spacers are adjacent to each island and overlapping each other and overlapping with the conductive spacer adjacent to the structure. The contact to the landing pad is on the conductive spacers adjacent to the islands and spaced apart from the structure.
    Type: Grant
    Filed: October 23, 2003
    Date of Patent: November 1, 2005
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Dana Lee, Wen-Juei Lu, Felix Ying-Kit Tsui
  • Publication number: 20050237807
    Abstract: A bi-directional read/program non-volatile memory cell and array is capable of achieving high density. Each memory cell has two spaced floating gates for storage of charges thereon. The cell has spaced apart source/drain regions with a channel therebetween, with the channel having three portions. One of the floating gate is over a first portion; another floating gate is over a second portion, and a gate electrode controls the conduction of the channel in the third portion between the first and second portions. A control gate is connected to each of the source/drain regions, and is also capacitively coupled to the floating gate. The cell programs by hot channel electron injection, and erases by Fowler-Nordheim tunneling of electrons from the floating gate to the gate electrode. Bi-directional read permits the cell to be programmed to store bits, with one bit in each floating gate.
    Type: Application
    Filed: April 20, 2005
    Publication date: October 27, 2005
    Inventors: Bomy Chen, Jack Frayer, Dana Lee
  • Patent number: 6958273
    Abstract: A method of forming a floating gate memory cell array, and the array formed thereby, wherein a trench is formed into the surface of a semiconductor substrate. The source and drain regions are formed underneath the trench and along the substrate surface, respectively, with a non-linear channel region therebetween. The floating gate has a lower portion disposed in the trench and an upper portion disposed above the substrate surface and having a lateral protrusion extending parallel to the substrate surface. The lateral protrusion is formed by etching a cavity into an exposed end of a sacrificial layer and filling it with polysilicon. The control gate is formed about the lateral protrusion and is insulated therefrom. The trench sidewall meets the substrate surface at an acute angle to form a sharp edge that points toward the floating gate and in a direction opposite to that of the lateral protrusion.
    Type: Grant
    Filed: March 21, 2003
    Date of Patent: October 25, 2005
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Bomy Chen, Dana Lee
  • Publication number: 20050231993
    Abstract: A array of multi-bit Read Only Memory (ROM) cells is in a semiconductor substrate of a first conductivity type with a first concentration. Each ROM cell has a first and second regions of a second conductivity type spaced apart from one another in the substrate. A channel is between the first and second regions. The channel has three portions, a first portion, a second portion and a third portion. A gate is spaced apart and is insulated from at least the second portion of the channel. Each ROM cell has one of a plurality of N possible states, where N is greater than 2. The state of each ROM cell is determined by the existence or absence of extensions or halos that are formed in the first portion of the channel and adjacent to the first region and/or in the third portion of the channel adjacent to the second region. These extensions and halos are formed at the same time that extensions or halos are formed in MOS transistors in other parts of the integrated circuit device, thereby reducing cost.
    Type: Application
    Filed: June 20, 2005
    Publication date: October 20, 2005
    Inventors: Bomy Chen, Kai Yue, Dana Lee, Feng Gao
  • Publication number: 20050224861
    Abstract: An isolation-less, contact-less nonvolatile memory array has a plurality of memory cells each with a floating gate for the storage of charges thereon, arranged in a plurality of rows and columns. Each memory cell can be of a number of different types. All the bit lines and source lines of the various embodiments are buried and are contact-less. In a first embodiment, each cell can be represented by a stacked gate floating gate transistor coupled to a separate assist transistor. The entire array can be planar; or in a preferred embodiment each of the floating gate transistors is in a trench; or each of the assist transistors is in a trench. In a second embodiment, each cell can be represented by a stacked gate floating gate transistor with the transistor in a trench. In a third embodiment, each cell can be represented by two stacked gate floating gate transistors coupled to a separate assist transistor, positioned between the two stacked gate floating gate transistors.
    Type: Application
    Filed: April 12, 2004
    Publication date: October 13, 2005
    Inventors: Dana Lee, Hieu Tran, Jack Frayer
  • Publication number: 20050219914
    Abstract: The memory system includes a bitline leakage current compensation circuit for compensating for leakage current in an operational memory array by measuring the leakage current in a non-operational memory array or a dummy memory array and providing a feedback signal to a current source or providing the compensation current.
    Type: Application
    Filed: March 30, 2004
    Publication date: October 6, 2005
    Inventors: Vishal Sarin, Hieu Tran, Dana Lee
  • Publication number: 20050213386
    Abstract: A nonvolatile memory cell having a floating gate for the storage of charges thereon has a control gate and a separate erase gate. The cell is programmed by hot channel electron injection and is erased by poly to poly Fowler-Nordheim tunneling. A method for making an array of unidirectional cells in a planar substrate, as well as an array of bidirectional cells in a substrate having a trench, is disclosed. An array of such cells and a method of making such an array is also disclosed.
    Type: Application
    Filed: February 28, 2005
    Publication date: September 29, 2005
    Inventors: Amitay Levi, Pavel Klinger, Bomy Chen, Hieu Tran, Dana Lee, Jack Frayer
  • Patent number: 6940125
    Abstract: Vertical NROM devices are made in a substantially single crystalline silicon substrate having a planar surface. The vertical NROM cell and device has a first region and a second region spaced apart from one another by a channel. A dielectric is spaced apart from the channel to capture charges injected from the channel onto the dielectric. A gate is positioned over the dielectric and spaced apart therefrom and controls the flow of current through the channel. In the improvement of the present invention, a portion of the channel is substantially perpendicular to the top planar surface of the substrate. Methods for making the vertical NROM cell and array are also disclosed.
    Type: Grant
    Filed: April 4, 2003
    Date of Patent: September 6, 2005
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Sohrab Kianian, Dana Lee
  • Patent number: 6936883
    Abstract: A bi-directional read/program non-volatile memory cell and array is capable of achieving high density. Each memory cell has two spaced floating gates for storage of charges thereon. The cell has spaced apart source/drain regions with a channel therebetween, with the channel having three portions. One of the floating gate is over a first portion; another floating gate is over a second portion, and a gate electrode controls the conduction of the channel in the third portion between the first and second portions. A control gate is connected to each of the source/drain regions, and is also capacitively coupled to the floating gate. The cell programs by hot channel electron injection, and erases by Fowler-Nordheim tunneling of electrons from the floating gate to the gate electrode. Bi-directional read permits the cell to be programmed to store bits, with one bit in each floating gate.
    Type: Grant
    Filed: April 7, 2003
    Date of Patent: August 30, 2005
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Bomy Chen, Jack Frayer, Dana Lee