Patents by Inventor Dong-Hyun Im

Dong-Hyun Im has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110032752
    Abstract: A multi-level memory device includes an insulating layer having an opening therein, and a multi-level cell (MLC) formed in the opening that has a resistance level varies based on the data stored therein. The MLC is configured to have a resistance level that varies as write pulses having the same pulse height and different pulse widths are applied to the MLC.
    Type: Application
    Filed: June 21, 2010
    Publication date: February 10, 2011
    Inventors: Ik-Soo Kim, Do-Hyung KIM, Sung-Lae CHO, Hyeong-Geun AN, Dong-Hyun IM, Eun-Hee CHO
  • Publication number: 20110032753
    Abstract: A non-volatile memory device includes a plurality of word lines, a plurality of bit lines, and an array of variable resistance memory cells each electrically connected between a respective word line and a respective bit line. Each of the memory cells includes first and second resistance variable patterns electrically connected in series between first and second electrodes. A material composition of the first resistance variable pattern is different than a material composition of the second resistance variable pattern. Multi-bit data states of each memory cell are defined by a contiguous increase in size of a programmable high-resistance volume within the first and second resistance variable patterns.
    Type: Application
    Filed: August 10, 2010
    Publication date: February 10, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyeong-Geun An, Ik-Soo Kim, Hee-Ju Shin, Dong-Hyun Im, Sung-Lae Cho, Eun-Hee Cho
  • Patent number: 7838326
    Abstract: Provided are methods of fabricating a semiconductor device including a phase change layer. Methods may include forming a dielectric layer on a substrate, forming an opening in the dielectric layer and depositing, on the substrate having the opening, a phase change layer that contains an element that lowers a process temperature of a thermal treatment process to a temperature that is lower than a melting point of the phase change layer. Methods may include migrating a portion of the phase change layer from outside the opening, into the opening by the thermal treatment process that includes the process temperature that is lower than the melting point of the phase change layer.
    Type: Grant
    Filed: March 17, 2009
    Date of Patent: November 23, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Il Lee, Sung-Lae Cho, Ik-Soo Kim, Hye-Young Park, Do-Hyung Kim, Dong-Hyun Im
  • Patent number: 7811834
    Abstract: A method of forming a ferroelectric layer is provided. A metal-organic source gas is provided into a chamber into which an oxidation gas is provided for a first time period to form ferroelectric grains on a substrate. A ferroelectric layer is formed by performing at least twice a step of providing a metal-organic source gas into the chamber during the first time period using a pulse method to grow the ferroelectric grains.
    Type: Grant
    Filed: July 31, 2008
    Date of Patent: October 12, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Hyun Im, Ik-Soo Kim, Choong-Man Lee, Jang-Eun Heo, Sung-Ju Lee
  • Publication number: 20100248442
    Abstract: Provided are methods of forming a phase change memory device. A semiconductor device having a lower electrode and an interlayer insulating layer may be prepared. The lower electrode may be surrounded by the interlayer insulating layer. Source gases, a reaction gas and a purge gas may be injected into a process chamber of a semiconductor fabrication device to form a phase change material layer on a semiconductor substrate. The source gases may be simultaneously injected into the process chamber. The phase change material layer may be in contact with the lower electrode through the interlayer insulating layer. The phase change material layer may be etched to form a phase change memory cell in the interlayer insulating layer. An upper electrode may be formed on the phase change memory cell.
    Type: Application
    Filed: March 25, 2010
    Publication date: September 30, 2010
    Inventors: Jin-Il Lee, Urazaev Vladimir, Jin-Ha Jeong, Seung-Back Shin, Sung-Lae Cho, Hyeong-Geun An, Dong-Hyun Im, Young-Lim Park, Jung-Hyeon Kim
  • Publication number: 20100248460
    Abstract: A method of forming an information storage pattern, includes placing a semiconductor substrate in a process chamber, injecting first, second and third process gases into the process chamber during a first process to form a lower layer on the substrate based on a first injection time and/or a first pause time, injecting the second process gas into the process chamber during a second process, wherein the second process gas is injected into the process chamber during a first elimination time, injecting a fourth process gas together with the second and third process gases into the process chamber during a third process in accordance with a second injection time and/or a second pause time to form an upper layer on the lower layer, and injecting the second process gas into the process chamber during a fourth process, wherein the second process gas is injected into the process chamber during a second elimination.
    Type: Application
    Filed: March 26, 2010
    Publication date: September 30, 2010
    Inventors: Jin-Il Lee, Urazaev Vladimir, Jin-Ha Jeong, Seung-Back Shin, Sung-Lae Cho, Hyeong-Geun An, Dong-Hyun Im, Jung-Hyeon Kim
  • Publication number: 20100227457
    Abstract: A method of forming a phase change material layer and a method of fabricating a phase change memory device, the method of forming a phase change material layer including forming an amorphous germanium layer by supplying a germanium containing first source into a reaction chamber; cutting off supplying the first source after forming the amorphous germanium layer; and forming amorphous Ge1-xTex (0<x?0.5) such that forming the amorphous Ge1-xTex (0<x?0.5) includes supplying a tellurium containing second source into the reaction chamber after cutting off supplying the first source.
    Type: Application
    Filed: March 2, 2010
    Publication date: September 9, 2010
    Inventors: Hyeonggeun An, Sunglae Cho, Dong-Hyun Im, Jinil Lee
  • Patent number: 7772067
    Abstract: Methods of forming phase-changeable memory devices include techniques to inhibit void formation in phase-changeable materials in order to increase device reliability. These techniques to inhibit void formation use an electrically insulating growth-inhibiting layer to guide the formation of a phase-changeable material region within a memory cell (e.g., PRAM cell). In particular, methods of forming an integrated circuit memory device include forming an interlayer insulating layer having an opening therein, on a substrate, and then lining sidewalls of the opening with a seed layer (i.e., growth-enhancing layer) that supports growth of a phase-changeable material thereon. An electrically insulating growth-inhibiting layer is then selectively formed on a portion of the interlayer insulating layer surrounding the opening. The formation of the growth-inhibiting layer is followed by a step to selectively grow a phase-changeable material region in the opening, but not on the growth-inhibiting layer.
    Type: Grant
    Filed: February 28, 2008
    Date of Patent: August 10, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jinil Lee, Suk Ho Joo, Dohyung Kim, Hyunjun Sim, Hyeyoung Park, Sunglae Cho, Dong-Hyun Im
  • Publication number: 20100129995
    Abstract: A method of forming a variable resistance memory device includes forming an opening in an insulating layer, and forming a variable resistance layer by filling the opening with an antimony rich antimony-tellurium compound.
    Type: Application
    Filed: November 25, 2009
    Publication date: May 27, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-Hyun Im, Hyeonggeun An, Sunglae Cho, Ik Soo Kim
  • Publication number: 20100112774
    Abstract: A method of forming a memory device includes forming a first interlayer insulating layer on a semiconductor substrate, forming a first electrode in the first interlayer insulating layer, the first electrode having a top surface of a rectangular shape extending in a first direction, and forming a variable resistance pattern on the first electrode, the variable resistance pattern having a bottom surface of a rectangular shape extending in a second direction crossing the first direction, the bottom surface of the variable resistance pattern contacting the first electrode, wherein the area of contact between the lower electrode and the variable resistance pattern is substantially equal to a multiplication of a minor axis length of a top surface of the first electrode and a minor axis length of a bottom surface of the variable resistance pattern.
    Type: Application
    Filed: October 29, 2009
    Publication date: May 6, 2010
    Inventors: Gyuhwan Oh, Dong-Hyun Im, Soonoh Park, Dongho Ahn, Young-Lim Park, Eun-Hee Cho
  • Publication number: 20100055829
    Abstract: Provided are apparatus and methods for forming phase change layers, and methods of manufacturing a phase change memory device. A source material is supplied to a reaction chamber, and purges from the chamber. A pressure of the chamber is varied according to the supply of the source material and the purge of the source material.
    Type: Application
    Filed: August 31, 2009
    Publication date: March 4, 2010
    Inventors: Dong-Hyun Im, Byoungjae Bae, Dohyung Kim, Sunglae Cho, Jinil Lee, Juhyung Seo, Hyeyoung Park, Takehiko Fujita
  • Publication number: 20090285986
    Abstract: Provided are methods of forming a material layer by chemically adsorbing metal atoms to a substrate having anions formed on the surface thereof, and a method of fabricating a memory device by using the material layer forming method. Accordingly, a via hole with a small diameter can be filled with a material layer without forming voids or seams. Thus, a reliable memory device can be obtained.
    Type: Application
    Filed: May 14, 2009
    Publication date: November 19, 2009
    Inventors: Hye-young Park, Sung-Iae Cho, Jin-il Lee, Do-hyung Kim, Dong-hyun Im
  • Publication number: 20090280599
    Abstract: A phase change memory device includes a bottom electrode on a substrate, a phase change material pattern on the bottom electrode, and a top electrode on the phase change material pattern. The phase change material pattern includes at least 50 percent antimony (Sb).
    Type: Application
    Filed: May 4, 2009
    Publication date: November 12, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Hyun Im, Do-Hyung Kim, Hye-Young Park, Sung-Lae Cho, Jin-Il Lee
  • Publication number: 20090278107
    Abstract: The phase change memory device includes a first electrode and a second electrode and a first phase change material pattern and a second phase change material pattern interposed between the first electrode and the second electrode, wherein the first and second phase change material patterns have respectively different electrical characteristics.
    Type: Application
    Filed: May 7, 2009
    Publication date: November 12, 2009
    Inventors: Do-Hyung Kim, Jun-Soo Bae, Dong-Hyun Im, Sung-Lae Cho, Jin-II Lee, Hye-Young Park, Hee-Ju Shin
  • Publication number: 20090233421
    Abstract: Provided are methods of fabricating a semiconductor device including a phase change layer. Methods may include forming a dielectric layer on a substrate, forming an opening in the dielectric layer and depositing, on the substrate having the opening, a phase change layer that contains an element that lowers a process temperature of a thermal treatment process to a temperature that is lower than a melting point of the phase change layer. Methods may include migrating a portion of the phase change layer from outside the opening, into the opening by the thermal treatment process that includes the process temperature that is lower than the melting point of the phase change layer.
    Type: Application
    Filed: March 17, 2009
    Publication date: September 17, 2009
    Inventors: Jin-Il Lee, Sung-Lae Cho, Ik-Soo Kim, Hye-Young Park, Do-Hyung Kim, Dong-Hyun Im
  • Patent number: 7585683
    Abstract: A method of fabricating a ferroelectric device includes forming a ferroelectric layer on a substrate in a reaction chamber. An inactive gas is provided into the reaction chamber while unloading the substrate therefrom to thereby substantially inhibit formation of an impurity layer on the ferroelectric layer.
    Type: Grant
    Filed: July 17, 2007
    Date of Patent: September 8, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Hyun Im, Byoung-Jae Bae, Ik-Soo Kim, Jang-Eun Heo, Choong-Man Lee, Dong-Chul Yoo
  • Patent number: 7583095
    Abstract: A probe array may be fabricated by forming probes arranged on a sacrificial substrate, forming a probe substrate above the probes, and removing the sacrificial substrate. In one embodiment, first probes may be two-dimensionally formed in row and column directions on a sacrificial substrate. Second probes may be formed between the first probes arranged in the row direction such that a distance between the first and second probes is smaller than the resolution limit in a lithography process. A probe substrate may be formed on the sacrificial substrate having the first and second probes, and the sacrificial substrate may be removed.
    Type: Grant
    Filed: August 15, 2006
    Date of Patent: September 1, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Chul Yoo, Byoung-Jae Bae, Jang-Eun Heo, Ji-Eun Lim, Dong-Hyun Im
  • Publication number: 20090130797
    Abstract: Methods of forming phase-changeable memory devices include techniques to inhibit void formation in phase-changeable materials in order to increase device reliability. These techniques to inhibit void formation use an electrically insulating growth-inhibiting layer to guide the formation of a phase-changeable material region within a memory cell (e.g., PRAM cell). In particular, methods of forming an integrated circuit memory device include forming an interlayer insulating layer having an opening therein, on a substrate, and then lining sidewalls of the opening with a seed layer (i.e., growth-enhancing layer) that supports growth of a phase-changeable material thereon. An electrically insulating growth-inhibiting layer is then selectively formed on a portion of the interlayer insulating layer surrounding the opening. The formation of the growth-inhibiting layer is followed by a step to selectively grow a phase-changeable material region in the opening, but not on the growth-inhibiting layer.
    Type: Application
    Filed: February 28, 2008
    Publication date: May 21, 2009
    Inventors: Jinil Lee, Suk Ho Joo, Dohyung Kim, Hyunjun Sim, Hyeyoung Park, Sunglae Cho, Dong-Hyun Im
  • Publication number: 20090061538
    Abstract: In a method of forming a ferroelectric capacitor, a lower electrode layer is formed on a substrate. A first crystalline layer is formed on the lower electrode layer. A ferroelectric layer is formed on the first crystalline layer. The first crystalline layer one of prevents a component of the ferroelectric layer from diffusing into the lower electrode layer and mitigates fatigue of the ferroelectric layer. An upper electrode layer is formed on the ferroelectric layer.
    Type: Application
    Filed: August 14, 2008
    Publication date: March 5, 2009
    Inventors: Jang-Eun Heo, Choong-Man Lee, Ik-Soo Kim, Dong-Hyun Im
  • Publication number: 20090035877
    Abstract: A method of forming a ferroelectric layer is provided. A metal-organic source gas is provided into a chamber into which an oxidation gas is provided for a first time period to form ferroelectric grains on a substrate. A ferroelectric layer is formed by performing at least twice a step of providing a metal-organic source gas into the chamber during the first time period using a pulse method to grow the ferroelectric grains.
    Type: Application
    Filed: July 31, 2008
    Publication date: February 5, 2009
    Inventors: Dong-Hyun Im, Ik-Soo Kim, Choong-Man Lee, Jang-Eun Heo, Sung-Ju Lee