Patents by Inventor Dong Sik Lee

Dong Sik Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170186767
    Abstract: A memory device may include multiple channel regions extending in a direction perpendicular to an upper surface of a substrate, a plurality of gate electrode layers and a plurality of insulating layers stacked on the substrate to be adjacent at least a portion of the plurality of channel regions, an interlayer insulating layer disposed on the plurality of gate electrode layers, a plurality of cell contact plugs passing through the interlayer insulating layer. Each of the plurality of cell contacts is connected to each of the plurality of gate electrode layers. A vertical insulating layer extends from the interlayer insulating layer disposed between the plurality of channel regions and the plurality of cell contact plugs and has a portion surrounded by at least one of the plurality of gate electrode layers.
    Type: Application
    Filed: July 29, 2016
    Publication date: June 29, 2017
    Inventors: Seok Cheon BAEK, YOUNG WOO KIM, DONG SIK LEE, MIN YONG LEE, WOONG SEOP LEE
  • Publication number: 20170148804
    Abstract: A vertically integrated circuit device can include a substrate having a first region reserved for first functional circuits of the vertically integrated circuit device, where the first functional circuits has a substantially constant top surface level across the first region and having a second region reserved for second functional circuits of the vertically integrated circuit device and spaced apart from the first region. The second functional circuits can have a varied top surface level across the second region. A doped oxidation suppressing material can be included in the substrate and can extend from the first region to the second region at an interface of the substrate with the first functional circuits and the second functional circuits, respectively.
    Type: Application
    Filed: February 7, 2017
    Publication date: May 25, 2017
    Inventors: Dong-Sik Lee, Youngwoo Kim, Jinhyun Shin, Jung Hoon Lee
  • Patent number: 9659958
    Abstract: A semiconductor device includes lower and upper selection lines, a cell gate structure, a lower dummy structure and an upper dummy structure. The cell gate structure is between the lower and upper selection lines and includes cell gate electrodes stacked in a first direction. The lower dummy structure is between the lower selection line and the cell gate structure and includes a lower dummy gate line spaced from a lowermost one of the cell gate electrodes by a first distance. The upper dummy structure is between the upper selection line and the cell gate structure and includes an upper dummy gate line spaced from an uppermost one of the cell gate electrodes by a second distance. The cell gate electrodes are spaced by a third distance less than each of the first and second distances.
    Type: Grant
    Filed: October 12, 2016
    Date of Patent: May 23, 2017
    Assignee: Samsung Elctronics Co., Ltd.
    Inventors: Jung Hoon Lee, Keejeong Rho, Sejun Park, Jinhyun Shin, Dong-Sik Lee, Woong-Seop Lee
  • Publication number: 20170103999
    Abstract: A semiconductor device includes lower and upper selection lines, a cell gate structure, a lower dummy structure and an upper dummy structure. The cell gate structure is between the lower and upper selection lines and includes cell gate electrodes stacked in a first direction. The lower dummy structure is between the lower selection line and the cell gate structure and includes a lower dummy gate line spaced from a lowermost one of the cell gate electrodes by a first distance. The upper dummy structure is between the upper selection line and the cell gate structure and includes an upper dummy gate line spaced from an uppermost one of the cell gate electrodes by a second distance. The cell gate electrodes are spaced by a third distance less than each of the first and second distances.
    Type: Application
    Filed: October 12, 2016
    Publication date: April 13, 2017
    Inventors: Jung Hoon LEE, Keejeong RHO, Sejun PARK, Jinhyun SHIN, Dong-Sik LEE, Woong-Seop LEE
  • Publication number: 20170104068
    Abstract: A vertically integrated circuit device can include a substrate having a first region reserved for first functional circuits of the vertically integrated circuit device, where the first functional circuits has a substantially constant top surface level across the first region and having a second region reserved for second functional circuits of the vertically integrated circuit device and spaced apart from the first region. The second functional circuits can have a varied top surface level across the second region. A doped oxidation suppressing material can be included in the substrate and can extend from the first region to the second region at an interface of the substrate with the first functional circuits and the second functional circuits, respectively.
    Type: Application
    Filed: August 30, 2016
    Publication date: April 13, 2017
    Inventors: DONG-SIK LEE, YOUNGWOO KIM, JINHYUN SHIN, JUNG HOON LEE
  • Publication number: 20170103997
    Abstract: A method of fabricating a semiconductor device can include forming a channel hole in a vertical stack of alternating insulating and sacrificial layers to form a recess in a substrate. A selectively epitaxial growth can be performed to provide a lower semiconductor pattern in the recess using material of the substrate as a seed and a recess can be formed to penetrate an upper surface of the lower semiconductor pattern via the channel hole.
    Type: Application
    Filed: October 5, 2016
    Publication date: April 13, 2017
    Inventors: WOONG-SEOP LEE, JONGYOON CHOI, JINHYUN SHIN, DONG-SIK LEE
  • Patent number: 9620304
    Abstract: The present invention relates to an interlock device of a ring main unit, and more particularly, to an interlock device of a ring main unit in which a fuse cover can be closed in interlock with a cable cover. An interlock device of a ring main unit according to an embodiment of the present disclosure may include an interlock frame provided in part of the ring main unit, a cam on part of which an engaging portion is protruded and formed and on the other part of which a slit is formed, rotatably provided within the interlock frame, an operating plate an end of which is coupled to the slit to perform a vertical movement, and a spring an end of which is fixed to part of the cam to store an elastic force due to the movement of the cam.
    Type: Grant
    Filed: July 7, 2015
    Date of Patent: April 11, 2017
    Assignee: LSIS CO., LTD.
    Inventor: Dong Sik Lee
  • Patent number: 9601577
    Abstract: A vertically integrated circuit device can include a substrate having a first region reserved for first functional circuits of the vertically integrated circuit device, where the first functional circuits has a substantially constant top surface level across the first region and having a second region reserved for second functional circuits of the vertically integrated circuit device and spaced apart from the first region. The second functional circuits can have a varied top surface level across the second region. A doped oxidation suppressing material can be included in the substrate and can extend from the first region to the second region at an interface of the substrate with the first functional circuits and the second functional circuits, respectively.
    Type: Grant
    Filed: August 30, 2016
    Date of Patent: March 21, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Sik Lee, Youngwoo Kim, Jinhyun Shin, Jung Hoon Lee
  • Patent number: 9419013
    Abstract: A semiconductor device, including gate electrodes perpendicularly stacked on a substrate; channel holes extending perpendicularly to the substrate, the channel holes penetrating through the gate electrodes, the channel holes having a channel region; gate pads extended from the gate electrodes by different lengths; and contact plugs connected to the gate pads, at least a portion of the gate pads having a region having a thickness less than a thickness of the gate electrode connected to the at least a portion of the gate pads.
    Type: Grant
    Filed: December 2, 2015
    Date of Patent: August 16, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong Sik Lee, Woong Seop Lee, Seok Cheon Baek, Byung Jin Lee
  • Publication number: 20160217942
    Abstract: The present invention relates to an interlock device of a ring main unit, and more particularly, to an interlock device of a ring main unit in which a fuse cover can be closed in interlock with a cable cover. An interlock device of a ring main unit according to an embodiment of the present disclosure may include an interlock frame provided in part of the ring main unit, a cam on part of which an engaging portion is protruded and formed and on the other part of which a slit is formed, rotatably provided within the interlock frame, an operating plate an end of which is coupled to the slit to perform a vertical movement, and a spring an end of which is fixed to part of the cam to store an elastic force due to the movement of the cam.
    Type: Application
    Filed: July 7, 2015
    Publication date: July 28, 2016
    Applicant: LSIS CO., LTD.
    Inventor: Dong Sik LEE
  • Patent number: 9330913
    Abstract: A semiconductor device includes first, second, and third conductive lines, each with a respective line portion formed over a substrate and extending in a first direction and with a respective branch portion extending from an end of the respective line portion in a direction different from the first direction. The branch portion of a middle conductive line is disposed between and shorter than the respective branch portions of the outer conductive lines such that contact pads may be formed integral with such branch portions of the conductive lines.
    Type: Grant
    Filed: October 27, 2010
    Date of Patent: May 3, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jang-Hyun You, Jong-Min Lee, Dong-Hwa Kwak, Tae-Yong Kim, Jong-Hoon Na, Young-Woo Park, Dong-Sik Lee, Jee-Hoon Han
  • Patent number: 9196436
    Abstract: The present invention relates to a ring main unit circuit breaker equipped with a contact force controller, and particularly, to a ring main unit circuit breaker equipped with a contact force controller, capable of controlling a contact force between contacts of a vacuum interrupter, by controlling an interval between the contacts, through a simple manual operation from outside, without having a disassembly operation.
    Type: Grant
    Filed: February 26, 2014
    Date of Patent: November 24, 2015
    Assignee: LSIS Co., Ltd.
    Inventor: Dong Sik Lee
  • Publication number: 20150060248
    Abstract: The present invention relates to a ring main unit circuit breaker equipped with a contact force controller, and particularly, to a ring main unit circuit breaker equipped with a contact force controller, capable of controlling a contact force between contacts of a vacuum interrupter, by controlling an interval between the contacts, through a simple manual operation from outside, without having a disassembly operation.
    Type: Application
    Filed: February 26, 2014
    Publication date: March 5, 2015
    Inventor: Dong Sik LEE
  • Publication number: 20150060993
    Abstract: A nonvolatile memory device includes a substrate, a channel layer protruding from the substrate, a gate conductive layer surrounding the channel layer, a gate insulating layer disposed between the channel layer and the gate conductive layer, and a first insulating layer spaced apart from the channel layer and disposed on the top and bottom of the gate conductive layer. The gate insulating layer extends between the gate conductive layer and the first insulating layer.
    Type: Application
    Filed: October 31, 2014
    Publication date: March 5, 2015
    Inventors: Jae-goo Lee, Young-woo Park, Byung-kwan You, Dong-sik Lee, Sang-yong Park
  • Patent number: 8951881
    Abstract: A method of fabricating a nonvolatile memory device includes forming trenches in a substrate defining device isolation regions therein and active regions therebetween. The trenches and the active regions therebetween extend into first and second device regions of the substrate. A sacrificial layer is formed in the trenches between the active regions in the first device region, and an insulating layer is formed to substantially fill the trenches between the active regions in the second device region. At least a portion of the sacrificial layer in the trenches in the first device region is selectively removed to define gap regions extending along the trenches between the active regions in the first device region, while substantially maintaining the insulating layer in the trenches between the active regions in the second device region. Related methods and devices are also discussed.
    Type: Grant
    Filed: May 16, 2014
    Date of Patent: February 10, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Sik Lee, Jang-Hyun You, Jee-Hoon Han, Young-Woo Park, Sung-Hoi Hur, Sang-Ick Joo
  • Patent number: 8877626
    Abstract: A nonvolatile memory device includes a substrate, a channel layer protruding from the substrate, a gate conductive layer surrounding the channel layer, a gate insulating layer disposed between the channel layer and the gate conductive layer, and a first insulating layer spaced apart from the channel layer and disposed on the top and bottom of the gate conductive layer. The gate insulating layer extends between the gate conductive layer and the first insulating layer.
    Type: Grant
    Filed: May 17, 2013
    Date of Patent: November 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-goo Lee, Young-woo Park, Byung-kwan You, Dong-sik Lee, Sang-yong Park
  • Patent number: 8878332
    Abstract: A method of fabricating a nonvolatile memory device includes providing a substrate having active regions defined by a plurality of trenches, forming a first isolation layer on the substrate having the plurality of trenches, forming a sacrificial layer on the first isolation layer to fill the trenches, the sacrificial layer including a first region filling lower portions of the trenches and a second region filling portions other than the lower portions, removing the second region of the sacrificial layer, forming a second isolation layer on the first isolation layer and the first region of the sacrificial layer, forming air gaps in the trenches by removing the first region of the sacrificial layer, and removing a portion of the first isolation layer and a portion of the second isolation layer while maintaining the air gaps.
    Type: Grant
    Filed: April 9, 2014
    Date of Patent: November 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Hoon Na, Young-Woo Park, Dong-Hwa Kwak, Tae-Yong Kim, Jee-Hoon Han, Jang-Hyun You, Dong-Sik Lee, Su-Jin Park
  • Publication number: 20140248755
    Abstract: A method of fabricating a nonvolatile memory device includes forming trenches in a substrate defining device isolation regions therein and active regions therebetween. The trenches and the active regions therebetween extend into first and second device regions of the substrate. A sacrificial layer is formed in the trenches between the active regions in the first device region, and an insulating layer is formed to substantially fill the trenches between the active regions in the second device region. At least a portion of the sacrificial layer in the trenches in the first device region is selectively removed to define gap regions extending along the trenches between the active regions in the first device region, while substantially maintaining the insulating layer in the trenches between the active regions in the second device region. Related methods and devices are also discussed.
    Type: Application
    Filed: May 16, 2014
    Publication date: September 4, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Sik Lee, Jang-Hyun You, Jee-Hoon Han, Young-Woo Park, Sung-Hoi Hur, Sang-Ick Joo
  • Patent number: 8814041
    Abstract: An automatic teller machine (ATM) and a control method for the same are provided. According to the ATM and the control method, stacking of paper mediums being transferred to a stacking space of a carriage may be guided by a medium guide provided to the carriage. Position of the medium guide may be adjusted by a guide adjustment device corresponding to various types of the paper mediums.
    Type: Grant
    Filed: December 31, 2010
    Date of Patent: August 26, 2014
    Assignee: Nautilus Hyosung Inc.
    Inventors: Jin Hwan Cha, Won Joon Lee, Dong-Sik Lee
  • Publication number: 20140231953
    Abstract: A method of fabricating a nonvolatile memory device includes providing a substrate having active regions defined by a plurality of trenches, forming a first isolation layer on the substrate having the plurality of trenches, forming a sacrificial layer on the first isolation layer to fill the trenches, the sacrificial layer including a first region filling lower portions of the trenches and a second region filling portions other than the lower portions, removing the second region of the sacrificial layer, forming a second isolation layer on the first isolation layer and the first region of the sacrificial layer, forming air gaps in the trenches by removing the first region of the sacrificial layer, and removing a portion of the first isolation layer and a portion of the second isolation layer while maintaining the air gaps.
    Type: Application
    Filed: April 9, 2014
    Publication date: August 21, 2014
    Inventors: Jong-Hoon NA, Young-Woo PARK, Dong-Hwa KWAK, Tae-Yong KIM, Jee-Hoon HAN, Jang-Hyun YOU, Dong-Sik LEE, Su-Jin PARK