Patents by Inventor Dong Zhong

Dong Zhong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7145239
    Abstract: Trace configurations for carrying high-speed digital differential signals provide for reduced conduction loss and improved signal integrity. In one embodiment, a circuit board has a first set of conductive traces disposed on non-conductive material, and a second set of conductive traces parallel to the first set and disposed within the conductive material. The second set is separated from the first set by non-conductive material. Corresponding traces of the first and second sets may be in a stacked configuration. In other embodiments, conductive material may be provided between corresponding traces of the first and second sets resulting in an “I-shaped” or “U-shaped” cross-section. In yet other embodiments, the trace configurations have “T-shaped” and “L-shaped” cross-sections.
    Type: Grant
    Filed: October 29, 2004
    Date of Patent: December 5, 2006
    Assignee: Intel Corporation
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong, David G. Figueroa
  • Publication number: 20060261465
    Abstract: Trace configurations for carrying high-speed digital differential signals provide for reduced conduction loss and improved signal integrity. In one embodiment, a circuit board has a first set of conductive traces disposed on non-conductive material, and a second set of conductive traces parallel to the first set and disposed within the conductive material. The second set is separated from the first set by non-conductive material. Corresponding traces of the first and second sets may be in a stacked configuration. In other embodiments, conductive material may be provided between corresponding traces of the first and second sets resulting in an “I-shaped” or “U-shaped” cross-section. In yet other embodiments, the trace configurations have “T-shaped” and “L-shaped” cross-sections.
    Type: Application
    Filed: July 26, 2006
    Publication date: November 23, 2006
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong, David Figueroa
  • Patent number: 7136272
    Abstract: A capacitor has at least one plate of a first polarity and at least two plates of a second polarity, with a terminal electrically connected to the at least two plates of the second polarity such that the electrical plate connections are remote from an edge of the connected plates.
    Type: Grant
    Filed: March 28, 2003
    Date of Patent: November 14, 2006
    Assignee: Intel Corporation
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong
  • Patent number: 7081650
    Abstract: A planar thin film multi-layer capacitor having a high dielectric constant with a plurality of conductive through vias and a plurality of pairs of conductive through vias having a low dielectric constant and operating in a transverse electromagnetic wave mode for high frequency signals on the pairs of vias. Vias coupled to the capacitor are arranged to propagate alternate polarity. The interposer is adapted for coupling directly to a die.
    Type: Grant
    Filed: March 31, 2003
    Date of Patent: July 25, 2006
    Assignee: Intel Corporation
    Inventors: Cengiz A. Palanduz, Nicholas Holmberg, Dong Zhong
  • Publication number: 20060139847
    Abstract: According to some embodiments, a capacitor includes a first external capacitor plane comprising a first at least one terminal of a first polarity, and a first internal capacitor plane comprising a second at least one terminal of the first polarity. The second at least one terminal of the first polarity may be electrically coupled to the first at least one terminal of the first polarity, and a total area of the second at least one terminal of the first polarity may be less than a total area of the first at least one terminal of the first polarity.
    Type: Application
    Filed: December 28, 2004
    Publication date: June 29, 2006
    Inventors: Yuan-Liang Li, David Figueroa, Farzaneh Yahyaei-moayyed, Dong Zhong
  • Publication number: 20060091564
    Abstract: According to some embodiments, a system includes an integrated circuit package to support an integrated circuit die. The integrated circuit package may include a plurality of conductive contacts and a decoupling capacitor. The decoupling capacitor may include a positive terminal contact pad coupled to a first one of the plurality of conductive contacts, the positive terminal contact pad comprising a first substantially non-conductive area, and a negative terminal contact pad coupled to a second one of the plurality of conductive contacts, the negative terminal contact pad comprising a second substantially non-conductive area.
    Type: Application
    Filed: October 29, 2004
    Publication date: May 4, 2006
    Inventors: Dong Zhong, David Figueroa, Yuan-Liang Li, Michael Desmith
  • Publication number: 20060087012
    Abstract: According to some embodiments, a system includes an integrated circuit package to support an integrated circuit die. The integrated circuit package may include a plurality of conductive contacts, and an element having a plurality of resistive portions, each of the plurality of resistive portions being coupled to a respective one of the plurality of conductive contacts. The integrated circuit package may further include a decoupling capacitor having a plurality of capacitor pads, each of the plurality of capacitor pads being coupled to a respective one of the plurality of resistive portions.
    Type: Application
    Filed: October 21, 2004
    Publication date: April 27, 2006
    Inventors: Dong Zhong, David Figneroa, Yuan-Liang Li
  • Patent number: 6995465
    Abstract: An apparatus is constituted with an integrated circuit and a flex tape coupled to the integrated circuit. The flex tape is employed to facilitate ingress/egress of signals to/from the integrated circuit. In one embodiment, the flex tape includes a plurality of signal traces. In another embodiment, the apparatus also includes a silicon interposer coupled to the flex tape and a substrate coupled to the silicon interposer.
    Type: Grant
    Filed: June 4, 2003
    Date of Patent: February 7, 2006
    Assignee: Intel Corporation
    Inventors: Dong Zhong, Yuan-Liang Li, Jiangqi He, Jung Kang
  • Patent number: 6992387
    Abstract: According to some embodiments, a device includes a first conductive plane electrically coupled to a first terminal associated with a first polarity and a second terminal associated with the first polarity, a second conductive plane electrically coupled to a third terminal associated with a second polarity, and a dielectric disposed between the first conductive plane and the second conductive plane. A first capacitance is present between the first terminal and the third terminal, a second capacitance is present between the second terminal and the third terminal, and the first capacitance and the second capacitance may be substantially dissimilar.
    Type: Grant
    Filed: June 23, 2003
    Date of Patent: January 31, 2006
    Assignee: Intel Corporation
    Inventors: Jennifer A. Hester, Yuan-Liang Li, Michael M. Desmith, David G. Figueroa, Dong Zhong
  • Publication number: 20060006507
    Abstract: An apparatus is constituted with an integrated circuit and a flex tape coupled to the integrated circuit. The flex tape is employed to facilitate ingress/egress of signals to/from the integrated circuit. In one embodiment, the flex tape includes a plurality of signal-traces. In another embodiment, the apparatus also includes a silicon interposer coupled to the flex tape and a substrate coupled to the silicon interposer.
    Type: Application
    Filed: September 15, 2005
    Publication date: January 12, 2006
    Inventors: Dong Zhong, Yuan-Liang Li, Jiangqi He, Jung Kang
  • Patent number: 6964584
    Abstract: The present invention relates to a power socket for a microelectronic device that, in one embodiment, uses a low-resistance power and ground terminal configuration. In another embodiment, a low-resistance power and ground terminal configuration is combined on the power socket with a vertically oriented interdigital capacitor that is used to lower inductance. By this combination a significantly lowered impedance is achieved during operation of the microelectronic device. The capacitor may include plates that are vertically oriented relative to the major planar surface of the socket faces and capacitors may be located between a power and a ground contact, between two power contacts, or between two ground contacts.
    Type: Grant
    Filed: December 21, 2001
    Date of Patent: November 15, 2005
    Assignee: Intel Corporation
    Inventors: Dong Zhong, Yuan-Liang Li, David G. Figueroa, Jiangqi He
  • Publication number: 20050194675
    Abstract: According to some embodiments, a device includes a first conductive plane electrically coupled to a first terminal associated with a first polarity and a second terminal associated with the first polarity, a second conductive plane electrically coupled to a third terminal associated with a second polarity, and a dielectric disposed between the first conductive plane and the second conductive plane. A first capacitance is present between the first terminal and the third terminal, a second capacitance is present between the second terminal and the third terminal, and the first capacitance and the second capacitance may be substantially dissimilar.
    Type: Application
    Filed: April 12, 2005
    Publication date: September 8, 2005
    Inventors: Jennifer Hester, Yuan-Liang Li, Michael Desmith, David Figueroa, Dong Zhong
  • Patent number: 6914334
    Abstract: Trace configurations for carrying high-speed digital differential signals provide for reduced conduction loss and improved signal integrity. In one embodiment, a circuit board has a first set of conductive traces disposed on non-conductive material, and a second set of conductive traces parallel to the first set and disposed within the conductive material. The second set is separated from the first set by non-conductive material. Corresponding traces of the first and second sets may be in a stacked configuration. In other embodiments, conductive material may be provided between corresponding traces of the first and second sets resulting in an “I-shaped” or “U-shaped” cross-section. In yet other embodiments, the trace configurations have “T-shaped” and “L-shaped” cross-sections.
    Type: Grant
    Filed: June 12, 2002
    Date of Patent: July 5, 2005
    Assignee: Intel Corporation
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong, David G. Figueroa
  • Publication number: 20050139391
    Abstract: Trace configurations for carrying high-speed digital differential signals provide for reduced conduction loss and improved signal integrity. In one embodiment, a circuit board has a first set of conductive traces disposed on non-conductive material, and a second set of conductive traces parallel to the first set and disposed within the conductive material. The second set is separated from the first set by non-conductive material. Corresponding traces of the first and second sets may be in a stacked configuration. In other embodiments, conductive material may be provided between corresponding traces of the first and second sets resulting in an “I-shaped” or “U-shaped” cross-section. In yet other embodiments, the trace configurations have “T-shaped” and “L-shaped” cross-sections.
    Type: Application
    Filed: October 29, 2004
    Publication date: June 30, 2005
    Inventors: Yuan-Liang Li, Jiangqi He, Dong Zhong, David Figueroa
  • Patent number: 6870257
    Abstract: A apparatus is disclosed for use as part of the packaging of an integrated circuit. The apparatus includes one or more flex tapes coupled to the integrated circuit. These flex tapes are utilized to deliver power to the integrated circuit.
    Type: Grant
    Filed: June 4, 2003
    Date of Patent: March 22, 2005
    Assignee: Intel Corporation
    Inventors: Dong Zhong, Yuan-Liang Li, Jianggi He, Jung Kang
  • Publication number: 20050029555
    Abstract: An improved silicon building block is disclosed. In an embodiment, the silicon building block has at least two vias through it. The silicon building block is doped and the vias filled with a first material, and, optionally, selected ones of the vias filled instead with a second material. In an alternative embodiment, regions of the silicon building block have metal deposited on them.
    Type: Application
    Filed: August 31, 2004
    Publication date: February 10, 2005
    Inventors: David Figueroa, Dong Zhong, Yuan-Liang Li, Jiangqi He, Cengiz Palanduz
  • Publication number: 20040257780
    Abstract: According to some embodiments, a device includes a first conductive plane electrically coupled to a first terminal associated with a first polarity and a second terminal associated with the first polarity, a second conductive plane electrically coupled to a third terminal associated with a second polarity, and a dielectric disposed between the first conductive plane and the second conductive plane. A first capacitance is present between the first terminal and the third terminal, a second capacitance is present between the second terminal and the third terminal, and the first capacitance and the second capacitance may be substantially dissimilar.
    Type: Application
    Filed: June 23, 2003
    Publication date: December 23, 2004
    Inventors: Jennifer A. Hester, Yuan-Liang Li, Michael M. Desmith, David G. Figueroa, Dong Zhong
  • Publication number: 20040245545
    Abstract: An apparatus is constituted with an integrated circuit and a flex tape coupled-to the integrated circuit. The flex tape is employed to facilitate ingress/egress of signals to/from the integrated circuit. In one embodiment, the flex tape includes a plurality of signal traces. In another embodiment, the apparatus also includes a silicon interposer coupled to the flex tape and a substrate coupled to the silicon interposer.
    Type: Application
    Filed: June 4, 2003
    Publication date: December 9, 2004
    Inventors: Dong Zhong, Yuan-Liang Li, Jiangqi He, Jung Kang
  • Publication number: 20040245014
    Abstract: An apparatus is disclosed for use as part of the packaging of an integrated circuit. The apparatus includes one or more flex tapes coupled to the integrated circuit. These flex tapes are utilized to deliver power to the integrated circuit.
    Type: Application
    Filed: June 4, 2003
    Publication date: December 9, 2004
    Inventors: Dong Zhong, Yuan-Liang Li, Jianggi He, Jung Kang
  • Publication number: 20040245610
    Abstract: In an integrated circuit design, flex tape is used to provide signal ingress/egress to/from the integrated circuit design. Various architectures for the signal ingress/egress via flex tape is provided. In one embodiment, coaxial design is provided. In another embodiment, a coplanar waveguide design is provided.
    Type: Application
    Filed: June 4, 2003
    Publication date: December 9, 2004
    Inventors: Dong Zhong, Yuang-Liang Li, Jianggi He, Jung Kang, Prashant Parmar, Hyunjun Kim, Joel Auernheimer