Patents by Inventor Dongping Wu

Dongping Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230075464
    Abstract: A touch operation method applied to an electronic device having a curved screen, where the curved screen includes a side edge of the electronic device. After detecting that the side edge is touched, the electronic device determines a target region, where the target region is a contact region of a user on the side edge in a holding mode. The electronic device prompts a location of the target region. After detecting a touch operation performed by the user on the target region, the electronic device performs a corresponding response operation for the touch operation.
    Type: Application
    Filed: April 21, 2021
    Publication date: March 9, 2023
    Inventors: Dongping Wu, Weigang Cai, Leilei Chen, Liui Tian, Danhong Li, Hang Li
  • Patent number: 9570595
    Abstract: A SiGe HBT has an inverted heterojunction structure, where the emitter layer is formed prior to the base layer and the collector layer. The frequency performance of the SiGe HBT is significantly improved through a better thermal process budget for the base profile, essential for higher cut-off frequency (fT) and a minimal collector-base area for a reduced parasitic capacitance, essential for higher maximum oscillation frequency (fmax). This inverted heterojunction structure can be fabricated by using ALE processes to form an emitter on a preformed epitaxial silicide, a base over the emitter and a collector over the base.
    Type: Grant
    Filed: December 14, 2012
    Date of Patent: February 14, 2017
    Assignee: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Chaochao Fu, Wei Zhang, Shi-Li Zhang
  • Patent number: 9385005
    Abstract: The present disclosure is related to semiconductor technologies and discloses a semiconductor device and its method of making. In the present disclosure, a transistor's source and drain are led out by forming vias or contact holes in an insulator layer covering the transistor and at metal silicide contact regions corresponding to the source and drain, and by filling the vias with metal-semiconductor compound. Because the metal-semiconductor compound has relatively low resistivity, the resistance of the material in the vias can be minimized. Also, because the material used to fill the vias and the material forming the source/drain contact regions are both metal-semiconductor compound, contact resistance between the material filling the vias and the source/drain contact regions can be minimized.
    Type: Grant
    Filed: December 14, 2012
    Date of Patent: July 5, 2016
    Assignee: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Zhaoyang Pi, Na Zhao, Wei Zhang, Shi-Li Zhang
  • Publication number: 20160190293
    Abstract: A SiGe HBT has an inverted heterojunction structure, where the emitter layer is formed prior to the base layer and the collector layer. The frequency performance of the SiGe HBT is significantly improved through a better thermal process budget for the base profile, essential for higher cut-off frequency (fT) and a minimal collector-base area for a reduced parasitic capacitance, essential for higher maximum oscillation frequency (fmax). This inverted heterojunction structure can be fabricated by using ALE processes to form an emitter on a preformed epitaxial silicide, a base over the emitter and a collector over the base.
    Type: Application
    Filed: December 14, 2012
    Publication date: June 30, 2016
    Applicant: Fudan University
    Inventors: Dongping Wu, Chaochao Fu, Wei Zhang, Shili Zhang
  • Publication number: 20160079389
    Abstract: The invention presents a preparation method of semiconductor device, form an amorphous region in the semiconductor substrate, then form the source/drain region of the semiconductor device in the semiconductor substrate, the amorphous region can restrain the generation of end-of-range defects of the source/drain region, then can lower well the current leakage between the semiconductor device source/drain region and the semiconductor substrate; besides, after the dummy gate structure is eliminated, form a short channel inhibition region in the channel region; it can restrain the short-channel effect of the semiconductor device and satisfy the requirement of keeping narrowing the feature size of the device.
    Type: Application
    Filed: September 15, 2015
    Publication date: March 17, 2016
    Inventors: Dongping Wu, Peng Xu, Xiangbiao Zhou, Chaochao Fu
  • Patent number: 9252015
    Abstract: An ultra-shallow junction semiconductor field-effect transistor and its methods of making are disclosed. In the present disclosure, a mixture film is formed on a semiconductor substrate with a gate structure formed thereon using a physical vapor deposition (PVD) process, which employs a mixture of metal and semiconductor dopants as a target. The PVD process is followed by annealing, during which ultra-shallow junctions and ultra-thin metal silicide are formed. After removing the mixture film remaining on the semiconductor substrate, an ultra-shallow junction semiconductor field-effect transistor is formed. Because the mixture film comprises metal and semiconductor dopants, ultra-shallow junctions and ultra-thin metal silicide can be formed in a same annealing process. The ultra-shallow junction thus formed can be used in semiconductor field-effect transistors for the 14 nm, 11 nm, or even further technology node.
    Type: Grant
    Filed: December 12, 2012
    Date of Patent: February 2, 2016
    Assignee: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Xiangbiao Zhou, Peng Xu, Wei Zhang, Shi-Li Zhang
  • Patent number: 9209268
    Abstract: The present disclosure is related to semiconductor technologies and discloses a semiconductor device and its method of making. In the present disclosure, a transistor's source and drain are led out by concurrently formed metal-semiconductor compound contact regions at the source and drain and metal-semiconductor compounds in vias formed at positions corresponding to the source and drain. Because the metal-semiconductor compound has relatively low resistivity, the resistance of the metal-semiconductor compounds in the vias can be minimized. Also, because the material used to fill the vias and the material forming the source/drain contact regions are both metal-semiconductor compound, contact resistance between the material filling the vias and the metal-semiconductor compound source/drain contact regions can be minimized.
    Type: Grant
    Filed: December 14, 2012
    Date of Patent: December 8, 2015
    Assignee: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Chenyu Wen, Wei Zhang, Shi-Li Zhang
  • Patent number: 9209029
    Abstract: An asymetric gate MOS device is disclosed. The gate is a metal gate, and the metal gate has a different work function on the source side from that on the drain side of the MOS device, so that the overall performance parameters of the MOS device are more optimized. A method of making an asymetric gate MOS device is also disclosed. In the method, dopant ions are implanted into the gate of the MOS device, so as to cause the gate to have a different work function on the source side from that on the drain side of the MOS device. As a result, the overall performance parameters of the MOS device are more optimized. The method can be easily implemented.
    Type: Grant
    Filed: December 28, 2011
    Date of Patent: December 8, 2015
    Assignee: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Cheng Hu, Lun Zhu, Zhiwei Zhu, Shili Zhang, Wei Zhang
  • Patent number: 9076730
    Abstract: A metal silicide thin film and ultra-shallow junctions and methods of making are disclosed. In the present disclosure, by using a metal and semiconductor dopant mixture as a target, a mixture film is formed on a semiconductor substrate using a physical vapor deposition (PVD) process. The mixture film is removed afterwards by wet etching, which is followed by annealing to form metal silicide thin film and ultra-shallow junctions. Because the metal and semiconductor dopant mixture is used as a target to deposit the mixture film, and the mixture film is removed by wet etching before annealing, self-limiting, ultra-thin, and uniform metal silicide film and ultra-shallow junctions are formed concurrently in semiconductor field-effect transistor fabrication processes, which are suitable for field-effect transistors at the 14 nm, 11 nm, or even further technology node.
    Type: Grant
    Filed: December 12, 2012
    Date of Patent: July 7, 2015
    Assignee: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Peng Xu, Wei Zhang, Shi-Li Zhang
  • Patent number: 9000521
    Abstract: The present invention puts forward a body-contact SOI transistor structure and method of making. The method comprises: forming a hard mask layer on the SOI; etching an opening exposing SOI bottom silicon; wet etching an SOI oxide layer through the opening; depositing a polysilicon layer at the opening followed by anisotropic dry etching; depositing an insulating dielectric layer at the opening followed by planarization; forming a gate stack structure by deposition and etching, and forming source/drain junctions of the transistor using ion implantation. By using the present invention, body contact for SOI field-effect transistors can be effectively formed, thereby eliminating floating-body effect in the SOI field-effect transistors, and improving heat dissipation capability of the SOI transistors and associated integrated circuits.
    Type: Grant
    Filed: April 19, 2011
    Date of Patent: April 7, 2015
    Assignee: Fudan University
    Inventors: Dongping Wu, Shili Zhang
  • Patent number: 8969160
    Abstract: The present invention is related to microelectronic device technologies. A method for making an asymmetric source-drain field-effect transistor is disclosed. A unique asymmetric source-drain field-effect transistor structure is formed by changing ion implantation tilt angles to control the locations of doped regions formed by two ion implantation processes. The asymmetric source-drain field-effect transistor has structurally asymmetric source/drain regions, one of which is formed of a P-N junction while the other one being formed of a mixed junction, the mixed junction being a mixture of a Schottky junction and a P-N junction.
    Type: Grant
    Filed: April 19, 2011
    Date of Patent: March 3, 2015
    Assignee: Fudan University
    Inventors: Yinghua Piao, Dongping Wu, Shili Zhang
  • Publication number: 20140315366
    Abstract: The present disclosure is related to semiconductor technologies and discloses a semiconductor device and its method of making. In the present disclosure, a transistor's source and drain are led out by concurrently formed metal-semiconductor compound contact regions at the source and drain and metal-semiconductor compounds in vias formed at positions corresponding to the source and drain. Because the metal-semiconductor compound has relatively low resistivity, the resistance of the metal-semiconductor compounds in the vias can be minimized. Also, because the material used to fill the vias and the material forming the source/drain contact regions are both metal-semiconductor compound, contact resistance between the material filling the vias and the metal-semiconductor compound source/drain contact regions can be minimized.
    Type: Application
    Filed: December 14, 2012
    Publication date: October 23, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Chenyu Wen, Wei Zhang, Shi-Li Zhang
  • Publication number: 20140306271
    Abstract: An ultra-shallow junction semiconductor field-effect transistor and its methods of making are disclosed. In the present disclosure, a mixture film is formed on a semiconductor substrate with a gate structure formed thereon using a physical vapor deposition (PVD) process, which employs a mixture of metal and semiconductor dopants as a target. The PVD process is followed by annealing, during which ultra-shallow junctions and ultra-thin metal silicide are formed. After removing the mixture film remaining on the semiconductor substrate, an ultra-shallow junction semiconductor field-effect transistor is formed. Because the mixture film comprises metal and semiconductor dopants, ultra-shallow junctions and ultra-thin metal silicide can be formed in a same annealing process. The ultra-shallow junction thus formed can be used in semiconductor field-effect transistors for the 14 nm, 11 nm, or even further technology node.
    Type: Application
    Filed: December 12, 2012
    Publication date: October 16, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Xiangbiao Zhou, Peng Xu, Wei Zhang, Shili Zhang
  • Publication number: 20140284728
    Abstract: A metal silicide thin film and ultra-shallow junctions and methods of making are disclosed. In the present disclosure, by using a metal and semiconductor dopant mixture as a target, a mixture film is formed on a semiconductor substrate using a physical vapor deposition (PVD) process. The mixture film is removed afterwards by wet etching, which is followed by annealing to form metal silicide thin film and ultra-shallow junctions. Because the metal and semiconductor dopant mixture is used as a target to deposit the mixture film, and the mixture film is removed by wet etching before annealing, self-limiting, ultra-thin, and uniform metal silicide film and ultra-shallow junctions are formed concurrently in semiconductor field-effect transistor fabrication processes, which are suitable for field-effect transistors at the 14 nm, 11 nm, or even further technology node.
    Type: Application
    Filed: December 12, 2012
    Publication date: September 25, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Peng Xu, Wei Zhang, Shi-Li Zhang
  • Publication number: 20140252359
    Abstract: The present disclosure is related to semiconductor technologies and discloses a semiconductor device and its method of making. In the present disclosure, a transistor's source and drain are led out by forming vias or contact holes in an insulator layer covering the transistor and at metal silicide contact regions corresponding to the source and drain, and by filling the vias with metal-semiconductor compound. Because the metal-semiconductor compound has relatively low resistivity, the resistance of the material in the vias can be minimized. Also, because the material used to fill the vias and the material forming the source/drain contact regions are both metal-semiconductor compound, contact resistance between the material filling the vias and the source/drain contact regions can be minimized.
    Type: Application
    Filed: December 14, 2012
    Publication date: September 11, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Zhaoyang Pi, Na Zhao, Wei Zhang, Shi-Li Zhang
  • Patent number: 8697529
    Abstract: A method of making a transistor, comprising: providing a semiconductor substrate; forming a gate stack over the semiconductor substrate; forming an insulating layer over the semiconductor substrate; forming a depleting layer over the insulating layer; etching the depleting layer and the insulating layer; forming a metal layer over the semiconductor substrate; performing thermal annealing; and removing the metal layer. As advantages of the present invention, an upper outside part of each of the sidewalls include a material that can react with the metal layer, so that metal on two sides of the sidewalls is absorbed during the annealing process, preventing the metal from diffusing toward the semiconductor layer, and ensuring that the formed Schottky junctions can be ultra-thin and uniform, and have controllable and suppressed lateral growth.
    Type: Grant
    Filed: September 28, 2011
    Date of Patent: April 15, 2014
    Assignee: Fudan University
    Inventors: Dongping Wu, Jun Luo, Yinghua Piao, Zhiwei Zhu, Shili Zhang, Wei Zhang
  • Publication number: 20140048875
    Abstract: An asymetric gate MOS device is disclosed. The gate is a metal gate, and the metal gate has a different work function on the source side from that on the drain side of the MOS device, so that the overall performance parameters of the MOS device are more optimized. A method of making an asymetric gate MOS device is also disclosed. In the method, dopant ions are implanted into the gate of the MOS device, so as to cause the gate to have a different work function on the source side from that on the drain side of the MOS device. As a result, the overall performance parameters of the MOS device are more optimized. The method can be easily implemented.
    Type: Application
    Filed: December 28, 2011
    Publication date: February 20, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Cheng Hu, Lun Zhu, Zhiwei Zhu, Shili Zhang, Wei Zhang
  • Publication number: 20140034955
    Abstract: The present invention discloses a method of making nano-MOS devices having a metal gate, thereby avoiding the poly depletion effect, and enhancing the MOS device's performance. The method forms metal gates by depositing a metal film over sidewall surfaces on two sides of a polycrystalline semiconductor layer. The metal in the metal film diffuses toward the sidewall surfaces of the polycrystalline semiconductor layer and forms, after annealing, metal-semiconductor compound nanowires (i.e., metal gates) on the sidewall surfaces of the polycrystalline semiconductor layer. Thus, high-resolution lithography is not required to form metal compound semiconductor nanowires, resulting in significant cost saving. At the same time, a nano-MOS device is also disclosed, which includes a metal gate, thereby avoiding the poly depletion effect, and resulting in enhanced MOS device performance.
    Type: Application
    Filed: October 31, 2011
    Publication date: February 6, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Cheng Hu, Luo Zhu, Zhiwei Zhu, Shili Zhang, Wei Zhang
  • Publication number: 20140034956
    Abstract: An asymetric gate MOS device is disclosed. The gate is a metal gate, and the metal gate has a different work function on the source side from that on the drain side of the MOS device, so that the overall performance parameters of the MOS device are more optimized. A method of making an asymetric gate MOS device is also disclosed. In the method, dopant ions are implanted into the gate of the MOS device, so as to cause the gate to have a different work function on the source side from that on the drain side of the MOS device. As a result, the overall performance parameters of the MOS device are more optimized. The method can be easily implemented.
    Type: Application
    Filed: October 31, 2011
    Publication date: February 6, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Cheng Hu, Lun Zhu, Zhiwei Zhu, Shili Zhang, Wei Zhang
  • Publication number: 20140008604
    Abstract: The present invention disclosure provides a super-long semiconductor nanowire structure. The super-long semiconductor nanowire structure is intermittently widened to prevent fractures in the super-long semiconductor nanowire structure. At the same time, the present invention further provides a method of making a super-long semiconductor nanowire structure. The method forms an intermittently widened super-long semiconductor nanowire structure using photolithography and etching. Because the super-long semiconductor nanowire structure is intermittently widened, fracturing of the super-long semiconductor nanowire structure during etching can be avoided, making it easier to form a super-long and ultra-thin semiconductor nanowire structure.
    Type: Application
    Filed: September 28, 2011
    Publication date: January 9, 2014
    Applicant: FUDAN UNIVERSITY
    Inventors: Dongping Wu, Shi-Li Zhang, Zhiwei Zhu, Wei Zhang