Patents by Inventor Enbo Wang

Enbo Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240349086
    Abstract: In a manner in which a network device configures computing power of a terminal device based on first configuration information, the terminal device serves as a computing node to participate in a computing process corresponding to a computing power instance. This can effectively improve a computing resource reuse degree, to increase network revenue. In the method, the terminal device receives a first message from the network device, where the first message includes first configuration information, and the first configuration information includes configuration information of at least one computing power instance; the terminal device obtains first information, where the first information indicates a first computing power instance, and the first computing power instance is a computing power instance in the at least one computing power instance; and the terminal device executes the first computing power instance based on the first information.
    Type: Application
    Filed: June 24, 2024
    Publication date: October 17, 2024
    Applicant: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Zhe Liu, Chenghui Peng, Jun Wang, Enbo Wang, Jianjun Wu
  • Publication number: 20240137199
    Abstract: This application provides a clock frequency determining method and a clock frequency determining apparatus. The method includes: An access network device receives a combined optical signal from a radio over fiber RoF device, where the combined optical signal is obtained by coupling an optical signal of a first frequency and an optical signal of a second frequency; the access network device converts the combined optical signal into an electrical signal; and the access network device sets a local clock frequency based on a signal frequency of the electrical signal and a first preset rule, where the signal frequency of the electrical signal is equal to an absolute value of a frequency difference between the first frequency and the second frequency.
    Type: Application
    Filed: December 20, 2023
    Publication date: April 25, 2024
    Inventors: Ganghua YANG, Haihua SHEN, Wenliang LIANG, Enbo WANG, Jianjun WU
  • Publication number: 20240106722
    Abstract: This application discloses a communication method using artificial intelligence and a communication apparatus, to reduce transmission of a model file of an AI service when the AI service is executed. The method is: A first communication apparatus receives information about an AI model of an AI service from a second communication apparatus, where the AI model includes N sub-network models, the N sub-network models respectively correspond to N model identifiers IDs, the first communication apparatus may determine the N model IDs, or the second communication apparatus may determine the N model IDs, the information about the AI model includes model files of X sub-network models in the N sub-network models, N and X are positive integers, N is greater than 1, and X is less than or equal to N; and the first communication apparatus executes the AI service based on the information about the AI model.
    Type: Application
    Filed: December 7, 2023
    Publication date: March 28, 2024
    Inventors: Haihua SHEN, Wenliang LIANG, Enbo WANG
  • Publication number: 20240086236
    Abstract: Embodiments of this application provide a computing node management method and a related system. In technical solutions provided in this application, a first device is mapped to a worker node on an edge node, a task circuit descriptor is determined based on a scheduling circuit descriptor and a virtual node context corresponding to the worker node to which the first device is mapped. First information that includes the task circuit descriptor is sent to the first device, and the first device creates a task circuit instance based on the task circuit descriptor in the first information. In doing so, a computing task can be executed on a terminal device or a network node that does not support a scheduling circuit descriptor type, so as to deploy the computing task on the terminal device or the network node.
    Type: Application
    Filed: November 10, 2023
    Publication date: March 14, 2024
    Applicant: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Enbo WANG, Wenliang LIANG, Haihua SHEN
  • Patent number: 11894995
    Abstract: Example data processing methods and apparatus are described. One example data processing method includes receiving data description information and reported data, where the data description information includes at least one of a vendor name, network element version information, a data type supported by a network management system, or a coding mode supported by the network management system. The reported data is converted based on the data description information, where reported data obtained through conversion meets a virtual network function event streaming (VES) specification. A VES event is sent, where the VES event includes the reported data obtained through conversion.
    Type: Grant
    Filed: April 7, 2022
    Date of Patent: February 6, 2024
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Mingdong Li, Yaoguang Wang, Enbo Wang, Longyu Cao
  • Patent number: 11805643
    Abstract: Aspects of the disclosure provide methods for manufacturing semiconductor devices. One of the methods forms a string of transistors in a semiconductor device over a substrate of the semiconductor device. The method includes forming a first substring of transistors having a first channel structure that includes a first channel layer and a first gate dielectric structure that extend along a vertical direction over the substrate. The method includes forming a channel connector over the first substring and forming the second substring above the channel connector. The second substring has a second channel structure. The second channel structure includes the second channel layer and a second gate dielectric structure that extend along the vertical direction. The second gate dielectric structure is formed above the channel connector. The channel connector electrically couples the first channel layer and the second channel layer.
    Type: Grant
    Filed: August 31, 2021
    Date of Patent: October 31, 2023
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Ruo Fang Zhang, Enbo Wang, Haohao Yang, Qianbing Xu, Yushi Hu, Qian Tao
  • Publication number: 20230337423
    Abstract: In a three-dimensional memory device, an interconnect structure is formed over a substrate and a first deck is formed over the interconnect structure. The first deck includes alternating first insulating layers and first word line layers, and a first channel structure extending through the first stack. The first channel structure has a first channel dielectric region and a first channel layer. The first channel dielectric region is formed along sidewalls of the first channel structure, positioned over a top surface of the interconnect structure, and in contact with the first insulating layers and the first word line layers. The first channel layer is formed along the first channel dielectric region, and includes a rounded projection that extends away from the top surface of the interconnect structure, extends outwards into the first stack at an interface of the interconnect structure, the first channel structure and the first stack.
    Type: Application
    Filed: June 8, 2023
    Publication date: October 19, 2023
    Applicant: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Ruo Fang ZHANG, Enbo WANG, Haohao YANG, Qianbing XU, Yushi HU, Fushan ZHANG
  • Patent number: 11737263
    Abstract: In a three-dimensional memory device, an interconnect structure is formed over a substrate and a first deck is formed over the interconnect structure. The first deck includes alternating first insulating layers and first word line layers, and a first channel structure extending through the first stack. The first channel structure has a first channel dielectric region and a first channel layer. The first channel dielectric region is formed along sidewalls of the first channel structure, positioned over a top surface of the interconnect structure, and in contact with the first insulating layers and the first word line layers. The first channel layer is formed along the first channel dielectric region, and includes a rounded projection that extends away from the top surface of the interconnect structure, extends outwards into the first stack at an interface of the interconnect structure, the first channel structure and the first stack.
    Type: Grant
    Filed: August 26, 2021
    Date of Patent: August 22, 2023
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Ruo Fang Zhang, Enbo Wang, Haohao Yang, Qianbing Xu, Yushi Hu, Fushan Zhang
  • Patent number: 11716843
    Abstract: Embodiments of 3D memory structures and methods for forming the same are disclosed. The fabrication method includes forming multiple openings in staircase regions, periphery device regions, and substrate contact regions of a 3D NAND memory device. The openings can be formed by a photolithography process followed by multiple etching processes. The openings can include complete openings that expose the underlying layer and mid-way openings where a remaining portion of the photoresist still exists between the opening and the underlying layer. The remaining portion of the photoresist can delay the etching process in the shorter openings for the upper level staircase structure during the formation of the deeper openings for the lower level staircase structure. Conductive material is deposited into the openings to form contact structures for structures such as substrate contact pads, upper and lower level staircase structures, and/or peripheral devices.
    Type: Grant
    Filed: September 9, 2020
    Date of Patent: August 1, 2023
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Han Yang, Fanqing Zeng, Fushan Zhang, Qianbing Xu, Enbo Wang
  • Patent number: 11502094
    Abstract: A semiconductor device includes a string of transistors stacked along a vertical direction above a substrate of the semiconductor device. The string can include a first substring, a channel connector disposed above the first substring, and a second substring. The first substring includes a first channel structure having a first channel layer and a first gate dielectric structure that extend along the vertical direction. The second substring is stacked above the channel connector, and has a second channel structure that includes a second channel layer and a second gate dielectric structure that extend along the vertical direction. The channel connector, electrically coupling the first and the second channel layer, is disposed below the second gate dielectric structure to enable formation of a conductive path in a bottom region of the second channel layer. The bottom region is associated with a lowermost transistor in the second substring.
    Type: Grant
    Filed: March 28, 2019
    Date of Patent: November 15, 2022
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Ruo Fang Zhang, Enbo Wang, Haohao Yang, Qianbing Xu, Yushi Hu, Qian Tao
  • Publication number: 20220231929
    Abstract: Example data processing methods and apparatus are described. One example data processing method includes receiving data description information and reported data, where the data description information includes at least one of a vendor name, network element version information, a data type supported by a network management system, or a coding mode supported by the network management system. The reported data is converted based on the data description information, where reported data obtained through conversion meets a virtual network function event streaming (VES) specification. A VES event is sent, where the VES event includes the reported data obtained through conversion.
    Type: Application
    Filed: April 7, 2022
    Publication date: July 21, 2022
    Inventors: Mingdong LI, Yaoguang WANG, Enbo WANG, Longyu CAO
  • Publication number: 20210398999
    Abstract: Aspects of the disclosure provide methods for manufacturing semiconductor devices. One of the methods forms a string of transistors in a semiconductor device over a substrate of the semiconductor device. The method includes forming a first substring of transistors having a first channel structure that includes a first channel layer and a first gate dielectric structure that extend along a vertical direction over the substrate. The method includes forming a channel connector over the first substring and forming the second substring above the channel connector. The second substring has a second channel structure. The second channel structure includes the second channel layer and a second gate dielectric structure that extend along the vertical direction. The second gate dielectric structure is formed above the channel connector. The channel connector electrically couples the first channel layer and the second channel layer.
    Type: Application
    Filed: August 31, 2021
    Publication date: December 23, 2021
    Applicant: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Ruo Fang ZHANG, Enbo Wang, Haohao Yang, Qianbing Xu, Yushi Hu, Qian Tao
  • Publication number: 20210391347
    Abstract: In a three-dimensional memory device, an interconnect structure is formed over a substrate and a first deck is formed over the interconnect structure. The first deck includes alternating first insulating layers and first word line layers, and a first channel structure extending through the first stack. The first channel structure has a first channel dielectric region and a first channel layer. The first channel dielectric region is formed along sidewalls of the first channel structure, positioned over a top surface of the interconnect structure, and in contact with the first insulating layers and the first word line layers. The first channel layer is formed along the first channel dielectric region, and includes a rounded projection that extends away from the top surface of the interconnect structure, extends outwards into the first stack at an interface of the interconnect structure, the first channel structure and the first stack.
    Type: Application
    Filed: August 26, 2021
    Publication date: December 16, 2021
    Applicant: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Ruo Fang ZHANG, Enbo WANG, Haohao YANG, Qianbing XU, Yushi HU, Fushan ZHANG
  • Patent number: 11145667
    Abstract: In a memory device, a lower memory cell string is formed over a substrate to include a first channel structure, a plurality of first word line layers and first insulating layers. The first channel structure protrudes from the substrate and passes through the first word line layers and first insulating layers. An inter deck contact is formed over the lower memory cell string and connected with the first channel structure. An upper memory cell string is formed over the inter deck contact. The upper memory cell string includes a second channel structure, a plurality of second word lines and second insulating layers. The second channel structure passes through the second word lines and second insulating layers, and extends to the inter deck contact, and further extends laterally into the second insulating layers. A channel dielectric region of the second channel structure is above the inter deck contact.
    Type: Grant
    Filed: March 28, 2019
    Date of Patent: October 12, 2021
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Ruo Fang Zhang, Enbo Wang, Haohao Yang, Qianbing Xu, Yushi Hu, Fushan Zhang
  • Publication number: 20210296346
    Abstract: Embodiments of 3D memory structures and methods for forming the same are disclosed. The fabrication method includes forming multiple openings in staircase regions, periphery device regions, and substrate contact regions of a 3D NAND memory device. The openings can be formed by a photolithography process followed by multiple etching processes. The openings can include complete openings that expose the underlying layer and mid-way openings where a remaining portion of the photoresist still exists between the opening and the underlying layer. The remaining portion of the photoresist can delay the etching process in the shorter openings for the upper level staircase structure during the formation of the deeper openings for the lower level staircase structure. Conductive material is deposited into the openings to form contact structures for structures such as substrate contact pads, upper and lower level staircase structures, and/or peripheral devices.
    Type: Application
    Filed: September 9, 2020
    Publication date: September 23, 2021
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Han YANG, Fanqing ZENG, Fushan ZHANG, Qianbing XU, Enbo WANG
  • Patent number: 10937806
    Abstract: Embodiments of interconnect structures of a three-dimensional (3D) memory device and method for forming the interconnect structures are disclosed. In an example, a 3D NAND memory device includes a semiconductor substrate, an alternating layer stack disposed on the semiconductor substrate, and a dielectric structure, which extends vertically through the alternating layer stack, on an isolation region of the substrate. Further, the alternating layer stack abuts a sidewall surface of the dielectric structure and the dielectric structure is formed of a dielectric material. The 3D memory device additionally includes one or more through array contacts that extend vertically through the dielectric structure and the isolation region, and one or more channel structures that extend vertically through the alternating layer stack.
    Type: Grant
    Filed: May 5, 2020
    Date of Patent: March 2, 2021
    Assignee: Yangtze Memory Technologies Co., Ltd.
    Inventors: Qian Tao, Yushi Hu, Zhenyu Lu, Li Hong Xiao, Xiaowang Dai, Yu Ting Zhou, Zhao Hui Tang, Mei Lan Guo, ZhiWu Tang, Qinxiang Wei, Qianbing Xu, Sha Sha Liu, Jian Hua Sun, EnBo Wang
  • Patent number: 10892280
    Abstract: Embodiments of 3D memory devices having an inter-deck plug and methods for forming the same are disclosed. In an example, a 3D memory device includes a substrate, a first memory deck including interleaved conductor and dielectric layers above the substrate, a second memory deck including interleaved conductor and dielectric layers above the first memory deck, and a first and a second channel structure each extending vertically through the first or second memory deck. The first channel structure includes a first memory film and semiconductor channel along a sidewall of the first channel structure, and an inter-deck plug in an upper portion of the first channel structure and in contact with the first semiconductor channel. A lateral surface of the inter-deck plug is smooth. The second channel structure includes a second memory film and semiconductor channel along a sidewall of the second channel structure. The second semiconductor channel is in contact with the inter-deck plug.
    Type: Grant
    Filed: June 29, 2020
    Date of Patent: January 12, 2021
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Qianbin Xu, Haohao Yang, EnBo Wang, Yong Zhang, Jialan He
  • Publication number: 20200335515
    Abstract: Embodiments of 3D memory devices having an inter-deck plug and methods for forming the same are disclosed. In an example, a 3D memory device includes a substrate, a first memory deck including interleaved conductor and dielectric layers above the substrate, a second memory deck including interleaved conductor and dielectric layers above the first memory deck, and a first and a second channel structure each extending vertically through the first or second memory deck. The first channel structure includes a first memory film and semiconductor channel along a sidewall of the first channel structure, and an inter-deck plug in an upper portion of the first channel structure and in contact with the first semiconductor channel. A lateral surface of the inter-deck plug is smooth. The second channel structure includes a second memory film and semiconductor channel along a sidewall of the second channel structure. The second semiconductor channel is in contact with the inter-deck plug.
    Type: Application
    Filed: June 29, 2020
    Publication date: October 22, 2020
    Inventors: Qianbin Xu, Haohao Yang, EnBo Wang, Yong Zhang, Jialan He
  • Publication number: 20200266211
    Abstract: Embodiments of interconnect structures of a three-dimensional (3D) memory device and method for forming the interconnect structures are disclosed. In an example, a 3D NAND memory device includes a semiconductor substrate, an alternating layer stack disposed on the semiconductor substrate, and a dielectric structure, which extends vertically through the alternating layer stack, on an isolation region of the substrate. Further, the alternating layer stack abuts a sidewall surface of the dielectric structure and the dielectric structure is formed of a dielectric material. The 3D memory device additionally includes one or more through array contacts that extend vertically through the dielectric structure and the isolation region, and one or more channel structures that extend vertically through the alternating layer stack.
    Type: Application
    Filed: May 5, 2020
    Publication date: August 20, 2020
    Applicant: Yangtze Memory Technologies Co., Ltd.
    Inventors: Qian TAO, Yushi Hu, Zhenyu Lu, Li Hong Xiao, Xiaowang Dai, Yu Ting Zhou, Zhao Hui Tang, Mei Lan Guo, ZhiWu Tang, Qinxiang Wei, Qianbing Xu, Sha Sha Liu, Jian Hua Sun, EnBo Wang
  • Patent number: 10741578
    Abstract: Embodiments of 3D memory devices having an inter-deck plug and methods for forming the same are disclosed. In an example, a 3D memory device includes a substrate, a first memory deck including interleaved conductor and dielectric layers above the substrate, a second memory deck including interleaved conductor and dielectric layers above the first memory deck, and a first and a second channel structure each extending vertically through the first or second memory deck. The first channel structure includes a first memory film and semiconductor channel along a sidewall of the first channel structure, and an inter-deck plug in an upper portion of the first channel structure and in contact with the first semiconductor channel. A lateral surface of the inter-deck plug is smooth. The second channel structure includes a second memory film and semiconductor channel along a sidewall of the second channel structure. The second semiconductor channel is in contact with the inter-deck plug.
    Type: Grant
    Filed: November 16, 2018
    Date of Patent: August 11, 2020
    Assignee: YANGTZE MEMORY TECHNOLOGIES CO., LTD.
    Inventors: Qianbin Xu, Haohao Yang, EnBo Wang, Yong Zhang, Jialan He