Patents by Inventor Fabio Brucchi

Fabio Brucchi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150115313
    Abstract: In an embodiment, a semiconductor device package includes a bidirectional switch circuit. The bidirectional switch circuit includes a first semiconductor transistor mounted on a first die pad, a second semiconductor transistor mounted on a second die pad, the second die pad being separate from the first die pad, and a conductive connector extending between a source electrode of the first transistor and a source electrode of the second transistor.
    Type: Application
    Filed: October 31, 2013
    Publication date: April 30, 2015
    Inventors: Ralf Otremba, Fabio Brucchi, Franz Stückler, Teck Sim Lee
  • Patent number: 8815647
    Abstract: A chip package is provided, the chip package including: a carrier including at least one cavity; a chip disposed at least partially within the at least one cavity; at least one intermediate layer disposed over at least one side wall of the chip; wherein the at least one intermediate layer is configured to thermally conduct heat from the chip to the carrier.
    Type: Grant
    Filed: September 4, 2012
    Date of Patent: August 26, 2014
    Assignee: Infineon Technologies AG
    Inventors: Ralf Otremba, Bernd Roemer, Erich Griebl, Fabio Brucchi
  • Publication number: 20140210061
    Abstract: Various embodiments provide a chip arrangement. The chip arrangement may include a first chip including a first contact and a second contact; a second chip; a leadframe including a first leadframe portion and a second leadframe portion electrically insulated from the first leadframe portion; and a plurality of pins coupled to the leadframe. At least one first pin is coupled to the first leadframe portion and at least one second pin is coupled to the second leadframe portion. The first contact of the first chip is electrically coupled to the first leadframe portion and the second contact of the first chip is coupled to the second leadframe portion. A contact of the second chip is electrically coupled to the second leadframe portion.
    Type: Application
    Filed: January 28, 2013
    Publication date: July 31, 2014
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Ralf Otremba, Klaus Schiess, Wolfgang Scholz, Teck Sim Lee, Fabio Brucchi, Davide Chiola, Wolfgang Peinhopf, Franz Stueckler
  • Patent number: 8766430
    Abstract: In accordance with an embodiment of the present invention, a semiconductor module includes a first semiconductor device having a first plurality of leads including a first gate/base lead, a first drain/collector lead, and a first source/emitter lead. The module further includes a second semiconductor device and a circuit board. The second semiconductor device has a second plurality of leads including a second gate/base lead, a second drain/collector lead, and a second source/emitter lead. The circuit board has a plurality of mounting holes, wherein each of the first plurality of leads and the second plurality of leads is mounted into a respective one of the plurality of mounting holes. At the plurality of mounting holes, a first distance from the first gate/base lead to the second gate/base lead is different from a second distance from the first source/emitter lead to the second source/emitter lead.
    Type: Grant
    Filed: June 14, 2012
    Date of Patent: July 1, 2014
    Assignee: Infineon Technologies AG
    Inventors: Ralf Otremba, Davide Chiola, Erich Griebl, Fabio Brucchi
  • Publication number: 20140145318
    Abstract: In accordance with an embodiment of the present invention, a semiconductor package includes a die paddle, and an encapsulant disposed around the die paddle. The semiconductor package has a first sidewall and a second sidewall. The second sidewall is perpendicular to the first sidewall. The first sidewall and the second sidewall define a corner region. A tie bar is disposed within the encapsulant. The tie bar couples the die paddle and extends away from the die paddle. A dummy lead is disposed in the corner region. The dummy lead is not electrically coupled to another electrically conductive component within the semiconductor package. The distance between the dummy lead and the tie bar is less than a shortest distance between the tie bar and other leads or other tie bars in the semiconductor package.
    Type: Application
    Filed: November 27, 2012
    Publication date: May 29, 2014
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Ralf Otremba, Klaus Schiess, Fabio Brucchi
  • Publication number: 20140061669
    Abstract: A chip package is provided, the chip package including: a carrier including at least one cavity; a chip disposed at least partially within the at least one cavity; at least one intermediate layer disposed over at least one side wall of the chip; wherein the at least one intermediate layer is configured to thermally conduct heat from the chip to the carrier.
    Type: Application
    Filed: September 4, 2012
    Publication date: March 6, 2014
    Applicant: Infineon Technologies AG
    Inventors: Ralf Otremba, Bernd Roemer, Erich Griebl, Fabio Brucchi
  • Publication number: 20130334677
    Abstract: In accordance with an embodiment of the present invention, a semiconductor module includes a first semiconductor device having a first plurality of leads including a first gate/base lead, a first drain/collector lead, and a first source/emitter lead. The module further includes a second semiconductor device and a circuit board. The second semiconductor device has a second plurality of leads including a second gate/base lead, a second drain/collector lead, and a second source/emitter lead. The circuit board has a plurality of mounting holes, wherein each of the first plurality of leads and the second plurality of leads is mounted into a respective one of the plurality of mounting holes. At the plurality of mounting holes, a first distance from the first gate/base lead to the second gate/base lead is different from a second distance from the first source/emitter lead to the second source/emitter lead.
    Type: Application
    Filed: June 14, 2012
    Publication date: December 19, 2013
    Applicant: Infineon Technologies AG
    Inventors: Ralf Otremba, Davide Chiola, Erich Griebl, Fabio Brucchi