Patents by Inventor Fariborz Assaderaghi

Fariborz Assaderaghi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150350770
    Abstract: Smart sensors comprising one or more microelectromechanical systems (MEMS) sensors and a digital signal processor (DSP) in a sensor package are described. An exemplary smart sensor can comprise a MEMS acoustic sensor or microphone and a DSP housed in a package or enclosure comprising a substrate and a lid and a package substrate that defines a back cavity for the MEMS acoustic sensor or microphone. Provided implementations can also comprise a MEMS motion sensor housed in the package or enclosure. Embodiments of the subject disclosure can provide improved power management and battery life from a single charge by intelligently responding to trigger events or wake events while also providing an always on sensor that persistently detects the trigger events or wake events. In addition, various physical configurations of smart sensors and MEMS sensor or microphone packages are described.
    Type: Application
    Filed: June 2, 2014
    Publication date: December 3, 2015
    Applicant: INVENSENSE, INC.
    Inventors: Aleksey S. Khenkin, Fariborz Assaderaghi, Peter Cornelius
  • Patent number: 9202572
    Abstract: In response to detecting an event during operation of an integrated-circuit memory device containing charge-storing memory cells, an electric current is enabled to flow through a word line coupled to the charge-storing memory cells for a brief interval to heat the charge-storing memory cells to an annealing temperature range.
    Type: Grant
    Filed: December 5, 2013
    Date of Patent: December 1, 2015
    Assignee: Rambus Inc.
    Inventors: Gary B. Bronner, Brent S. Haukness, Mark A. Horowitz, Mark D. Kellam, Fariborz Assaderaghi
  • Publication number: 20150214912
    Abstract: A MEMS acoustic sensor includes a transducer with a frequency response with a gain peak, and a peak reduction circuit with a frequency response and coupled to the transducer. The frequency response of the peak reduction circuit causes attenuation of the gain peak.
    Type: Application
    Filed: January 27, 2014
    Publication date: July 30, 2015
    Applicant: Invensense, Inc.
    Inventors: Aleksey S. Khenkin, Baris Cagdaser, James Christian Salvia, Fariborz Assaderaghi
  • Patent number: 9077575
    Abstract: A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.
    Type: Grant
    Filed: June 6, 2013
    Date of Patent: July 7, 2015
    Assignee: Rambus Inc.
    Inventors: Jared L. Zerbe, Fariborz Assaderaghi, Brian S. Leibowitz, Hae-Chang Lee, Jihong Ren, Qi Lin
  • Publication number: 20150158722
    Abstract: A micro electro-mechanical system (MEMS) device is provided. The MEMS device includes: a substrate having a first surface and a second surface and wherein the first surface is exposed to an environment outside the MEMS device; and a MEMS microphone disposed at a first location on the second surface of the substrate and having a diaphragm positioned such that acoustic waves received at the MEMS microphone are incident on the diaphragm. The MEMS device also includes: a first integrated circuit disposed at a second location of the substrate, wherein the first integrated circuit is electrically coupled to the MEMS microphone; and a MEMS measurement device at a third location, wherein the MEMS measurement device comprises a motion sensor and a pressure sensor.
    Type: Application
    Filed: February 10, 2015
    Publication date: June 11, 2015
    Inventors: Martin Lim, Fariborz Assaderaghi
  • Publication number: 20140264652
    Abstract: An integrated MEMS acoustic sensor has a MEMS transducer and a programmable electronic interface. The programmable electronic interface includes non-volatile memory and is coupled to the MEMS transducer. Using programmable electrical functions, the programmable electronic interface is operable to sense variations in the MEMS transducer caused by application of an acoustic pressure to the MEMS transducer.
    Type: Application
    Filed: July 24, 2013
    Publication date: September 18, 2014
    Applicant: Invensense, Inc.
    Inventors: Baris Cagdaser, Martin Lim, Fariborz Assaderaghi
  • Publication number: 20140254286
    Abstract: In response to detecting an event during operation of an integrated-circuit memory device containing charge-storing memory cells, an electric current is enabled to flow through a word line coupled to the charge-storing memory cells for a brief interval to heat the charge-storing memory cells to an annealing temperature range.
    Type: Application
    Filed: December 5, 2013
    Publication date: September 11, 2014
    Applicant: Rambus Inc.
    Inventors: Gary B. Bronner, Brent S. Haukness, Mark A. Horowitz, Mark D. Kellam, Fariborz Assaderaghi
  • Publication number: 20140153631
    Abstract: A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.
    Type: Application
    Filed: June 6, 2013
    Publication date: June 5, 2014
    Inventors: Jared L. Zerbe, Fariborz Assaderaghi, Brian S. Leibowitz, Hae-Chang Lee, Jihong Ren, Qi Lin
  • Patent number: 8509321
    Abstract: A memory system with a simultaneous bi-directional link includes a controller, a memory device and a set of signal lines coupled to the controller and the memory device. Simultaneous communication between the controller and the memory device on the set of signal lines uses a first band of frequencies, and between the memory device and the controller on the set of signal lines uses a second band of frequencies. The controller is configured to dynamically adjust the first band of frequencies based on a predetermined data rate between the controller and the memory device and to dynamically adjust the second band of frequencies based on a predetermined data rate between the memory device and the controller.
    Type: Grant
    Filed: December 23, 2004
    Date of Patent: August 13, 2013
    Assignee: Rambus Inc.
    Inventors: Elad Alon, Sudhakar Pamarti, Fariborz Assaderaghi, Kun-Yung Chang
  • Patent number: 8477835
    Abstract: A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.
    Type: Grant
    Filed: May 9, 2011
    Date of Patent: July 2, 2013
    Assignee: Rambus Inc.
    Inventors: Jared L. Zerbe, Fariborz Assaderaghi, Brian S. Leibowitz, Hae-Chang Lee, Jihong Ren, Qi Lin
  • Patent number: 8341450
    Abstract: A system that adjusts the timing of write operations at a memory controller is described. This system operates by observing timing drift for read data at the memory controller, and then adjusting the timing of write operations at the memory controller based on the observed timing drift for the read data.
    Type: Grant
    Filed: June 12, 2008
    Date of Patent: December 25, 2012
    Assignee: Rambus Inc.
    Inventors: Kun-Yung Chang, Fariborz Assaderaghi, Hae-Chang Lee
  • Patent number: 8325861
    Abstract: A circuit includes a frequency synthesizer, N phase mixers coupled to the frequency synthesizer, a plurality of receivers, and a calibration circuit. The frequency synthesizer is to receive a reference clock signal and is to output a primary clock signal. A respective phase mixer in the N phase mixers is to output a respective secondary clock signal having a corresponding phase. A respective receiver in the plurality of receivers is coupled to two of the N phase mixers, and at a respective time is to receive data in accordance with the respective secondary clock signal from one of the two phase mixers coupled to the respective receiver. The calibration circuit is to calibrate a secondary clock signal output by a respective phase mixer in the N phase mixers by adjusting the phase of the secondary clock signal of the respective phase mixer.
    Type: Grant
    Filed: December 30, 2011
    Date of Patent: December 4, 2012
    Assignee: Rambus, Inc.
    Inventors: Kun-Yung Chang, Fariborz Assaderaghi
  • Publication number: 20120099678
    Abstract: A circuit includes a frequency synthesizer, N phase mixers coupled to the frequency synthesizer, a plurality of receivers, and a calibration circuit. The frequency synthesizer is to receive a reference clock signal and is to output a primary clock signal. A respective phase mixer in the N phase mixers is to output a respective secondary clock signal having a corresponding phase. A respective receiver in the plurality of receivers is coupled to two of the N phase mixers, and at a respective time is to receive data in accordance with the respective secondary clock signal from one of the two phase mixers coupled to the respective receiver. The calibration circuit is to calibrate a secondary clock signal output by a respective phase mixer in the N phase mixers by adjusting the phase of the secondary clock signal of the respective phase mixer.
    Type: Application
    Filed: December 30, 2011
    Publication date: April 26, 2012
    Inventors: Kun-Yung Chang, Fariborz Assaderaghi
  • Patent number: 8121233
    Abstract: A circuit includes a frequency synthesizer, N phase mixers coupled to the frequency synthesizer, a plurality of receivers, and a calibration circuit. The frequency synthesizer is to receive a reference clock signal and is to output a primary clock signal. A respective phase mixer in the N phase mixers is to output a respective secondary clock signal having a corresponding phase. A respective receiver in the plurality of receivers is coupled to two of the N phase mixers, and at a respective time is to receive data in accordance with the respective secondary clock signal from one of the two phase mixers coupled to the respective receiver. The calibration circuit is to calibrate a secondary clock signal output by a respective phase mixer in the N phase mixers by adjusting the phase of the secondary clock signal of the respective phase mixer.
    Type: Grant
    Filed: May 25, 2010
    Date of Patent: February 21, 2012
    Assignee: Rambus Inc.
    Inventors: Kun-Yung Chang, Fariborz Assaderaghi
  • Publication number: 20110222594
    Abstract: A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.
    Type: Application
    Filed: May 9, 2011
    Publication date: September 15, 2011
    Applicant: Rambus Inc.
    Inventors: Jared L. Zerbe, Fariborz Assaderaghi, Brian S. Leibowitz, Hae-Chang Lee, Jihong Ren, Qi Lin
  • Patent number: 7949041
    Abstract: A transceiver architecture supports high-speed communication over a signal lane that extends between a high-performance integrated circuit (IC) and one or more relatively low-performance ICs employing less sophisticated transmitters and receivers. The architecture compensates for performance asymmetry between ICs communicating over a bidirectional lane by instantiating relatively complex transmit and receive equalization circuitry on the higher-performance side of the lane. Both the transmit and receive equalization filter coefficients in the higher-performance IC may be adaptively updated based upon the signal response at the receiver of the higher-performance IC.
    Type: Grant
    Filed: December 5, 2007
    Date of Patent: May 24, 2011
    Assignee: Rambus Inc.
    Inventors: Jared L. Zerbe, Fariborz Assaderaghi, Brian S. Leibowitz, Hae-Chang Lee, Jihong Ren, Qi Lin
  • Publication number: 20100281289
    Abstract: A bit slice circuit having transmit and receive modes of operation is described. The bit slice circuit comprises: first transmit circuitry and first receive circuitry operating in a first clock domain, wherein the first circuitry receives a first clock signal; second transmit circuitry and second receive circuitry operating in a second clock domain, wherein the second circuitry receives a second clock signal; transmit transition circuitry and receive transition circuitry, the transmit transition circuitry coupling the first transmit circuitry to the second transmit circuitry, the receive transition circuitry coupling the first receive circuitry to the second receive circuitry, wherein the transition circuitry receives the first and second clock signals; and a single phase mixer that generates the second clock signal, wherein the second clock signal has a first phase in the transmit mode of operation and second phase in the receive mode of operation.
    Type: Application
    Filed: November 14, 2008
    Publication date: November 4, 2010
    Inventors: Kun-Yung Chang, Jie Shen, Hae-Chang Lee, Fariborz Assaderaghi, Richard E. Perego, Jung-Hoon Chun
  • Publication number: 20100239057
    Abstract: A circuit includes a frequency synthesizer, N phase mixers coupled to the frequency synthesizer, a plurality of receivers, and a calibration circuit. The frequency synthesizer is to receive a reference clock signal and is to output a primary clock signal. A respective phase mixer in the N phase mixers is to output a respective secondary clock signal having a corresponding phase. A respective receiver in the plurality of receivers is coupled to two of the N phase mixers, and at a respective time is to receive data in accordance with the respective secondary clock signal from one of the two phase mixers coupled to the respective receiver. The calibration circuit is to calibrate a secondary clock signal output by a respective phase mixer in the N phase mixers by adjusting the phase of the secondary clock signal of the respective phase mixer.
    Type: Application
    Filed: May 25, 2010
    Publication date: September 23, 2010
    Inventors: Kun-Yung Chang, Fariborz Assaderaghi
  • Publication number: 20100235554
    Abstract: Embodiments of an apparatus are described. An interface circuit in this apparatus receives or transmits digital signals on a bus and is configured to alternatively operate as either a data-bus interface circuit or a control-bus interface circuit in dependence upon a mode setting stored in a register. For example, the interface circuit may be pre-configured to interpret a line of an external bus as either a data line or a control line in accordance with the stored mode setting. Moreover, the stored mode setting may be dynamically configured (e.g., reprogrammed) during operation of the interface circuit so that subsequent digital signals are subsequently handled in accordance with a new mode setting.
    Type: Application
    Filed: September 5, 2008
    Publication date: September 16, 2010
    Applicant: RAMBUS INC.
    Inventors: Kun Yung Chang, Richard E. Perego, Fariborz Assaderaghi
  • Patent number: 7724852
    Abstract: A circuit includes a frequency synthesizer, N phase mixers coupled to the frequency synthesizer, a plurality of receivers, and a calibration circuit. The frequency synthesizer is to receive a reference clock signal and is to output a primary clock signal. A respective phase mixer in the N phase mixers is to output a respective secondary clock signal having a corresponding phase. A respective receiver in the plurality of receivers is coupled to two of the N phase mixers, and at a respective time is to receive data in accordance with the respective secondary clock signal from one of the two phase mixers coupled to the respective receiver. The calibration circuit is to calibrate a secondary clock signal output by a respective phase mixer in the N phase mixers by adjusting the phase of the secondary clock signal of the respective phase mixer.
    Type: Grant
    Filed: August 30, 2006
    Date of Patent: May 25, 2010
    Assignee: Rambus Inc.
    Inventors: Kun-Yung Chang, Fariborz Assaderaghi