Patents by Inventor Frank Scott Johnson

Frank Scott Johnson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080268631
    Abstract: A method for fabricating a semiconductor device includes forming a silicided gate utilizing a CMP stack. The CMP stack includes a first liner formed over the underlying semiconductor device and a first dielectric layer formed over the first liner layer. The first dielectric layer is formed to approximately the height of the gate. A second liner layer is formed over the first dielectric layer. Since the first dielectric layer is formed to approximately the height of the gate, the second liner over the moat regions is at approximately the height of the first liner over the gate. A CMP process is performed to expose the first liner over the top of the gate. Since the first dielectric layer is formed to the height of the gate, a portion of the second liner remains over the moat regions after the CMP process. Afterwards, the gate is exposed and a silicidation is performed to create a silicided gate.
    Type: Application
    Filed: April 27, 2007
    Publication date: October 30, 2008
    Inventors: Frank Scott Johnson, Freidoon Mehrad
  • Publication number: 20080206973
    Abstract: An improved method of forming a fully silicided (FUSI) gate in both NMOS and PMOS transistors of the same MOS device is disclosed. In one example, the method comprises forming oxide and nitride etch-stop layers over a top portion of the gates of the NMOS and PMOS transistors, forming a blocking layer over the etch-stop layer, planarizing the blocking layer down to the etch-stop layer over the gates, and removing a portion of the etch-stop layer overlying the gates. The method further includes implanting a preamorphizing species into the exposed gates to amorphize the gates, thereby permitting uniform silicide formation thereafter at substantially the same rates in the NMOS and PMOS transistors. The method may further comprise removing any remaining oxide or blocking layers, forming the gate silicide over the gates to form the FUSI gates, and forming source/drain silicide in moat areas of the NMOS and PMOS transistors.
    Type: Application
    Filed: February 26, 2007
    Publication date: August 28, 2008
    Inventors: Frank Scott Johnson, Freidoon Mehrad, Jiong-Ping Lu
  • Patent number: 6797577
    Abstract: A method is disclosed for the improvement of BiCMOS or CMOS manufactured device performance, specifically bipolar junction transistor performance, in a cost effective manner. The method provides for fewer masking operations during bipolar junction transistor formation, in a CMOS flow process, yet also provides for the bipolar junction transistor to be optimized.
    Type: Grant
    Filed: September 13, 2002
    Date of Patent: September 28, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Frank Scott Johnson, Jerold A. Seitchik, John Soji
  • Publication number: 20040051148
    Abstract: A method is disclosed for the improvement of BiCMOS or CMOS manufactured device performance, specifically bipolar junction transistor performance, in a cost effective manner. The method provides for fewer masking operations during bipolar junction transistor formation, in a CMOS flow process, yet also provides for the bipolar junction transistor to be optimized.
    Type: Application
    Filed: September 13, 2002
    Publication date: March 18, 2004
    Inventors: Frank Scott Johnson, Jerold A. Seitchik, John Soji
  • Patent number: 6130122
    Abstract: A BiCMOS integrated circuit with Nwell compensation implants and a method for fabricating the same is disclosed. In accordance with the method of fabricating a BiCMOS integrated circuit, a plurality of Nwell regions are created in a semiconductor substrate. At least some of the Nwell regions comprise lightly doped collector regions of bipolar transistors while others of the Nwell regions comprise Nwell regions of MOS transistors. A plurality of isolation regions are created to electrically isolate at least some of the Nwell regions. A p-type dopant is implanted in at least some of the lightly doped collector regions of the bipolar transistors.
    Type: Grant
    Filed: July 15, 1998
    Date of Patent: October 10, 2000
    Assignee: Texas Instruments Incorporated
    Inventor: Frank Scott Johnson