Patents by Inventor Gary D. Polhemus

Gary D. Polhemus has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7542533
    Abstract: Embodiments of the invention include an apparatus and method for continuously calibrating the frequency of a clock and data recovery (CDR) circuit. The apparatus includes a delay arrangement that generates a gating signal, and a gated voltage-controlled oscillator that is enabled by the gating signal. The gated voltage-controlled oscillator generates a recovered clock signal that is based on the data signal input to the CDR circuit. The apparatus also includes a frequency control loop that continuously calibrates the gated voltage-controlled oscillator in such a way that the frequency of the clock signal generated by the gated voltage-controlled oscillator continues to be one half of the period of the data bits in the input data signal and the clock signal remains synchronized to the center of the data state transitions of the input data signal. Alternatively, a secondary frequency control loop adjusts the amount of delay in the frequency control loop.
    Type: Grant
    Filed: July 7, 2005
    Date of Patent: June 2, 2009
    Assignee: Agere Systems Inc.
    Inventors: Hrvoje Jasa, Gary D. Polhemus, Kenneth P. Snowdon
  • Publication number: 20080204171
    Abstract: Methods and apparatus are provided for programmable active inductance. The disclosed active inductor devices provide a tunable bandwidth with improved linearity. The disclosed active inductors have a variable frequency response corresponding to a variable inductance of the active inductor. The active inductor comprises a variable resistive circuit having an effective resistance, wherein the variable resistive circuit is comprised of at least one resistor that can be selectively bypassed in the variable resistive circuit to vary the effective resistive. The active inductor has an inductance that can be varied by varying the effective resistance.
    Type: Application
    Filed: February 28, 2007
    Publication date: August 28, 2008
    Inventors: Christopher J. Abel, Robert J. Kapuschinsky, Gary D. Polhemus
  • Patent number: 7068113
    Abstract: A direct calibration technique significantly tightens a tolerance band between multiple voltage controlled oscillators (VCOs), to correct for slight frequency mismatch between the multiple VCOs. The tightened tolerance band enhances the bit error rate (BER) and/or lengthens the possible consecutive identical digits (CIDs) length, and is particularly useful in integrated circuit applications. A Frequency Locked Loop (FLL), an accumulator, and a DAC are implemented to form a calibration loop that becomes far more digital in nature than a PLL, permitting greater embedded circuit test coverage and ease of integration in VLSI digital technologies. A frequency calibrated loop with digital accumulator and DAC in lieu of a PLL with associated charge pump integrator eliminates the need for large integrated capacitors, sensitivity to drift due to the leakage currents associated with deep sub-micron technologies, and embedded analog voltages which generally cannot be tested.
    Type: Grant
    Filed: April 1, 2004
    Date of Patent: June 27, 2006
    Assignee: Agere Systems Inc.
    Inventors: Hrvoje Jasa, Gary D. Polhemus, Kenneth Patrick Snowdon
  • Patent number: 7064622
    Abstract: A differential voltage-controlled oscillator (VCO) employs at least two pairs of varactors, each pair of varactors driven with a corresponding differential control voltage, to generate a differential oscillating waveform. The capacitance of each pair of varactors adds to form the total capacitance of an inductor-capacitor (LC) tank circuit of the VCO, which determines an oscillation frequency of the differential oscillating waveform of the VCO. One differential control voltage controls a capacitance of the first varactor pair for a relatively coarse adjustment of the oscillation frequency, and the other differential control voltage controls a capacitance of the second varactor pair for a relatively fine adjustment of the oscillation frequency.
    Type: Grant
    Filed: March 29, 2004
    Date of Patent: June 20, 2006
    Assignee: Agere Systems Inc.
    Inventors: Hrvoje Jasa, Gary D. Polhemus, John E. Scoggins
  • Patent number: 7009456
    Abstract: A phase detector (PD) generates an up/down signal based on the phase error between data and clock signals input to the phase detector. A voltage controlled oscillator (VCO) generates the clock signal. The up/down signal is applied to a proportional charge pump and a truncated version of the up/down signal is applied to an integral charge pump. The proportional charge pump generates a first voltage for a first time period across a resistor based on the up/down signal, while the integral charge pump generates a second voltage for a second time period across a capacitor based upon the truncated version of the up/down signal and the sampling rate of the data signal by the PD. The second time period is less than the first time period. The first and second voltages are combined and applied to the VCO to drive the clock signal to synchronization with the data.
    Type: Grant
    Filed: August 4, 2003
    Date of Patent: March 7, 2006
    Assignee: Agere Systems Inc.
    Inventors: Hrvoje Jasa, Gary D. Polhemus, John E. Scoggins
  • Patent number: 6909329
    Abstract: A phase-locked loop (PLL) employs a phase detector (PD) generating an up/down signal based on the phase error between a data signal and a clock signal input to the phase detector. The PD senses excess jitter and extends the loop bandwidth to accommodate such excess jitter. Phase error is derived by sampling of the clock signal and at least one phase-shifted version of the clock signal by the data signal, and a retimed data is generated by the PD by sampling of the data signal by the clock signal. The sampled clocks are employed to generate a modified control signal with greater resolution in detecting the phase error, which, in turn, increases the loop bandwidth.
    Type: Grant
    Filed: September 2, 2003
    Date of Patent: June 21, 2005
    Assignee: Agere Systems Inc.
    Inventors: Hrvoje Jasa, Gary D. Polhemus
  • Patent number: 6377082
    Abstract: A loss-of-signal (LOS) detector, for example, for a clock/data recovery (CDR) circuit for an optical fiber communication system, has (1) a transition detector for detecting stuck-on-one and stuck-on-zero LOS conditions and (2) an inconsistency detector for detecting other types of LOS conditions. In one embodiment, the inconsistency detector has two decision circuits having different operating conditions (e.g., different decision thresholds and/or different sampling times). The two decision circuits are configured to generate like output signals (i.e., both high or both low), when a valid input data signal is applied. However, at certain times during certain LOS conditions, the outputs of the two decision circuits will be mutually inconsistent (i.e., one high and one low). If the number of such inconsistencies over a specified time period exceeds a specified threshold level, then an LOS condition is determined.
    Type: Grant
    Filed: August 17, 2000
    Date of Patent: April 23, 2002
    Assignee: Agere Systems Guardian Corp.
    Inventors: Marc J. Loinaz, Gary D. Polhemus
  • Patent number: 5444410
    Abstract: A MOS-based current-switch/driver multiplexed and coupled with a tapped delay line so as to form a generator for transmitting on unshielded, unfiltered transmission lines highly-symmetric data pulses displaying minimal transient aberrations and minimal common-mode noise. The switch/driver is a basic differential current switch incorporating two MOS output transistors controlled by a novel switching means. The novel switching means ensures the symmetry of the output signals by compensating for the turn-on/turn-off asymmetries inherent in MOS transistors. The compensation is provided by the control circuit interposed between the switch/driver inputs and the control gates of the output transistors, a control circuit which includes deliberately-skewed CMOS inverters and a pair of MOS driver-transistors associated with each output transistor. The output signals from these current generators are referenced to ground.
    Type: Grant
    Filed: June 30, 1993
    Date of Patent: August 22, 1995
    Assignee: National Semiconductor Corporation
    Inventor: Gary D. Polhemus
  • Patent number: 5337025
    Abstract: An adaptive equalization circuit which has first path that includes a boost stage and a first variable gain stage and a second path that includes a second variable gain stage. The first path generates a fully equalized signal in response to an input signal while the second path generates an unequalized signal in response to the input signal. A summing stage combines the fully equalized signal and the unequalized signal to produce an equalized output signal.
    Type: Grant
    Filed: January 21, 1993
    Date of Patent: August 9, 1994
    Assignee: National Semiconductor Corporation
    Inventor: Gary D. Polhemus
  • Patent number: 4847672
    Abstract: An improved integrated circuit die with multiple circuits on the same substrate of semiconductor material is formed with circuit elements of the multiple circuits grouped respectively into at least first and second circuit areas or sections of the die. The first and second circuit sections of the die are separated and spaced from each other by a moat or separating boundary line. The separating boundary line is formed using appropriate mask lines on the fabrication masks. The separating boundary line is composed of the substrate semiconductor material between the circuit sections. The separating boundary line is formed without implanting buried collector layers or channel stop regions in the substrate semiconductor material of the boundary line width and depth. Relatively high resistive substrate isolation of the circuit sections of the die reduces feed through coupling of AC signal between circuit elements of the respective circuit sections.
    Type: Grant
    Filed: February 29, 1988
    Date of Patent: July 11, 1989
    Assignee: Fairchild Semiconductor Corporation
    Inventor: Gary D. Polhemus