Patents by Inventor George J. Korsh

George J. Korsh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6285598
    Abstract: An integrated circuit memory system and method for precision hot carrier injection programming of single or plurality of nonvolatile memory cells is described. Each program cycle is followed by a verify cycle. Precision programming is achieved by incrementally changing a programming current pulse flowing between the source and drain in the memory cell during successive program cycles and a constant current during successive verify cycles. Current control and voltage mode sensing circuitry reduces circuit complexity, reduces programming cell current, lowers power dissipation, and enables page mode operation. Precision programming is useful for multilevel digital and analog information storage.
    Type: Grant
    Filed: March 13, 2000
    Date of Patent: September 4, 2001
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Sakhawat M. Khan, George J. Korsh
  • Patent number: 6282145
    Abstract: Memory array architectures and operating methods suitable for super high density in the giga bits for multilevel nonvolatile memory integrated circuit system. The array architectures and operating methods include: (1) an Inhibit and Select Segmentation Scheme; (2) a Multilevel Memory Decoding Scheme that includes a Power Supply Decoded Decoding Scheme, a Feedthrough-to-Memory Decoding Scheme, a Feedthrough-to-Driver Decoding Scheme, and a Winner-Take-All Kelvin Memory Decoding Scheme; (3) a constant-total-current-program scheme; (4) includes fast-slow and 2-step ramp rate control programming; and a reference system method and apparatus, which includes a Positional Linear Reference System, a Positional Geometric Reference System, and a Geometric Compensation Reference System. The apparatus and method enable multilevel programming, reading, and margining.
    Type: Grant
    Filed: January 14, 1999
    Date of Patent: August 28, 2001
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Hieu Van Tran, Sakhawat M. Khan, George J. Korsh
  • Patent number: 6038174
    Abstract: An integrated circuit memory system and method for precision hot carrier injection programming of single or plurality of nonvolatile memory cells is described. Each program cycle is followed by a verify cycle. Precision programming is achieved by incrementally changing a programming current pulse flowing between the source and drain in the memory cell during successive program cycles and a constant current during successive verify cycles. Current control and voltage mode sensing circuitry reduces circuit complexity, reduces programming cell current, lowers power dissipation, and enables page mode operation. Precision programming is useful for multilevel digital and analog information storage.
    Type: Grant
    Filed: November 20, 1998
    Date of Patent: March 14, 2000
    Assignee: Agate Semiconductor, Inc.
    Inventors: Sakhawat M. Khan, George J. Korsh
  • Patent number: 5901089
    Abstract: An integrated circuit memory system having memory cells capable of storing multiple bits per memory cell is described. The memory system has a restoring operation in which a memory cells' stored charge, which may drift from its initially set condition, is maintained within one of a plurality of predetermined levels corresponding to digital bits of information and defined by a set of special reference voltage values. The memory system has mini-programming and mini-erasing operations to move only the amount of charge into and out of the memory cell sufficient to keep the charge within the predetermined levels. The memory system also has an operation for high speed programming of the memory cells and an erasing operation to narrow the charge distribution of erased memory cells for increasing the spread, and safety margins, between the predetermined levels.
    Type: Grant
    Filed: April 2, 1998
    Date of Patent: May 4, 1999
    Assignee: Agate Semiconductor, Inc.
    Inventors: George J. Korsh, Sakhawat M. Khan
  • Patent number: 5870335
    Abstract: An integrated circuit memory system and method for precision hot carrier injection programming of single or plurality of nonvolatile memory cells is described. Each program cycle is followed by a verify cycle. Precision programming is achieved by incrementally changing a programming current pulse flowing between the source and drain in the memory cell during successive program cycles and a constant current during successive verify cycles. Current control and voltage mode sensing circuitry reduces circuit complexity, reduces programming cell current, lowers power dissipation, and enables page mode operation. Precision programming is useful for multilevel digital and analog information storage.
    Type: Grant
    Filed: March 6, 1997
    Date of Patent: February 9, 1999
    Assignee: Agate Semiconductor, Inc.
    Inventors: Sakhawat M. Khan, George J. Korsh
  • Patent number: 5815439
    Abstract: An integrated circuit memory system having memory cells capable of storing multiple bits per cell is described. The memory system has a restoring operation in which a memory cells' stored charge, which may drift from its initially set condition, is maintained within one of a plurality of predetermined levels corresponding to digital bits of information and defined by a set of special reference voltage values. The memory system has mini-programming and mini-erasing operations to move only the amount of charge into and out of the memory cell sufficient to keep the charge within the predetermined levels. The memory system also has an operation for high speed programming of the memory cells and an erasing operation to narrow the charge distribution of erased memory cells for increasing the spread, and safety margins, between the predetermined levels.
    Type: Grant
    Filed: April 30, 1996
    Date of Patent: September 29, 1998
    Assignee: Agate Semiconductor, Inc.
    Inventors: George J. Korsh, Sakhawat M. Khan
  • Patent number: 5587951
    Abstract: A low voltage EPROM which increases its reading speed by charging a word line to a voltage higher than vcc during a read operation. Two voltage pumps, which alternately place charge on a word line, receive control signals of opposite phase from a temperature insensitive oscillator. The voltage from the two voltage pumps passes through a zero threshold voltage n-type pass device to a word line. The zero threshold voltage n-type pass device receives its control signal from a third voltage pump. In order to make the low voltage EPROM compatible with standard 5V programmers, each output driving circuit consists of a large output driver used under low voltage V.sub.cc conditions and a smaller output driver used under standard 5V V.sub.cc conditions.
    Type: Grant
    Filed: August 4, 1995
    Date of Patent: December 24, 1996
    Assignee: Atmel Corporation
    Inventors: Mehdi Jazayeri, Edward S. Hui, George J. Korsh
  • Patent number: 4949139
    Abstract: A transistor construction having a gate electrode meandering in a serpentine manner between interlacked comb-like drain and sources electrodes. The construction is equivalent to parallel transistors with series-connected gates, and the resistivity of the gate electrode forms a RC delay line in which transistors furthest from the gate drivers lag behind those which are closest. Accordingly, the transistor construction turns on or off gradually. The construction is useful as part of a CMOS output driver to memory chips and the like where the inductance of bondwires and the package leads normally cause noise spikes. The transistor construction reduces the current slew rate during switching so that less noise occurs on the chip supply lines. Another embodiment is made up of up to four parallel connected blocks of series-connected-gates.
    Type: Grant
    Filed: September 9, 1988
    Date of Patent: August 14, 1990
    Assignee: Atmel Corporation
    Inventors: George J. Korsh, Edward Hui
  • Patent number: 4519849
    Abstract: An improved floating gate MOS EPROM cell which is programmable at a lower potential (12 volts) than prior art devices which often require 25 volts. The oxide thickness between the floating gate and overlying control gate is thicker at the edges of the floating gate than in the central portion. The thicker oxide at the edges prevents uncontrolled DC erasing. This allows a thinner oxide to be used in the central portion and provides the increased capacitance coupling needed for programming at a lower potential.
    Type: Grant
    Filed: July 22, 1983
    Date of Patent: May 28, 1985
    Assignee: Intel Corporation
    Inventors: George J. Korsh, Mark A. Holler, George Perlegos, Paolo Gargini
  • Patent number: 4412310
    Abstract: An improved floating gate MOS EPROM cell which is programmable at a lower potential (12 volts) than prior art devices which often require 25 volts. The oxide thickness between the floating gate and overlying control gate is thicker at the edges of the floating gate than in the central portion. The thicker oxide at the edges prevents uncontrolled DC erasing. This allows a thinner oxide to be used in the central portion and provides the increased capacitance coupling needed for programming at a lower potential.
    Type: Grant
    Filed: October 14, 1980
    Date of Patent: October 25, 1983
    Assignee: Intel Corporation
    Inventors: George J. Korsh, Mark A. Holler, George Perlegos, Paolo Gargini