Patents by Inventor George V. Rouse

George V. Rouse has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5362667
    Abstract: Low temperature wafer bonding using a silicon-oxidizing bonding liquid permits introduction of radiation hardening dopants and electrically active dopants as constituents of the bonding liquid. Oxidizers such as nitric acid may be used in the bonding liquid. Dielectric layers on the device wafer and the handle wafer may be used when additional silicon is provided for the oxidative bonding. Integrated circuits fabricated from such bonded wafers may have buried layers and radiation hardening with device silicon too thick for implantation.
    Type: Grant
    Filed: July 28, 1992
    Date of Patent: November 8, 1994
    Assignee: Harris Corporation
    Inventors: Jack H. Linn, Robert K. Lowry, George V. Rouse, James F. Buller, William H. Speece
  • Patent number: 5334273
    Abstract: A bonding method including pressing a pair of slices together with a liquid oxidant therebetween and subjecting the pair of slices to a temperature to bond the slices together. Preferably a liquid oxidant is applied to one of the slices before they are pressed together and then dried. The heating step for bonding is carried out at a sufficiently high temperature of at least 1100.degree. C. to make the slices pliable so as to comply with each other during the bonding step.
    Type: Grant
    Filed: October 14, 1993
    Date of Patent: August 2, 1994
    Assignee: Harris Corporation
    Inventors: John P. Short, Craig J. McLachlan, George V. Rouse, James R. Zibrida
  • Patent number: 5266135
    Abstract: A bonding method including pressing a pair of slices together with a liquid oxidant therebetween and subjecting the pair of slices to a temperature to bond the slices together. Preferably a liquid oxidant is applied to one of the slices before they are pressed together and then dried. The heating step for bonding is carried out at a sufficiently high temperature of at least 1100.degree. C. to make the slices pliable so as to comply with each other during the bonding step.
    Type: Grant
    Filed: February 12, 1992
    Date of Patent: November 30, 1993
    Assignee: Harris Corporation
    Inventors: John P. Short, Craig J. McLachlan, George V. Rouse, James R. Zibrida
  • Patent number: 5240876
    Abstract: An SOI wafer is formed having a silicon-germanium layer between the epitaxial layer of the device and the insulative layer. The process includes bonding a second substrate to a silicon-germanium layer on a first substrate by an intermediate insulative layer. The first substrate is removed down to the silicon-germanium layer and the silicon layer is epitaxially formed on the silicon-germanium layer.
    Type: Grant
    Filed: June 1, 1992
    Date of Patent: August 31, 1993
    Assignee: Harris Corporation
    Inventors: Stephen J. Gaul, George V. Rouse
  • Patent number: 5218213
    Abstract: An SOI wafer is formed having a silicon-germanium layer between the epitaxial layer of the device and the insulative layer. The process includes bonding a second substrate to a silicon-germanium layer on a first substrate by an intermediate insulative layer. The first substrate is removed down to the silicon-germanium layer and the silicon layer is epitaxially formed on the silicon-germanium layer.
    Type: Grant
    Filed: June 1, 1992
    Date of Patent: June 8, 1993
    Assignee: Harris Corporation
    Inventors: Stephen J. Gaul, George V. Rouse
  • Patent number: 5091331
    Abstract: A process including forming peaks and valleys in a bonding surface of a first wafer so that the peaks are at the scribe lines which define dice. The peaks and not the valleys of the first wafer is bonded to a bonding surface of a second wafer. The device forming steps are performed on one of the wafers. Finally, the wafer in which the devices are formed is cut through at the peaks to form the dice. The peaks may be substantially the size of the kerf produced by the cutting such that the dice are separated from the other wafer by the cutting step. Alternately, the peaks may have a width greater than the kerf produced by the cutting and remain attached to the other wafer by the remaining peak portions. The dice are then separated from the other wafer at the remaining peak portions by an additional step.
    Type: Grant
    Filed: April 16, 1990
    Date of Patent: February 25, 1992
    Assignee: Harris Corporation
    Inventors: Jose A. Delgado, Stephen J. Gaul, George V. Rouse, Craig J. McLachlan
  • Patent number: 5081061
    Abstract: A method including filling etched moats with a first dielectric layer and layer of polycrystalline material and planarizing. A second dielectric layer is formed on the first polycrystalline layer and a second layer of polycrystalline is formed on the second dielectric layer to form a handle. The starting material is then thinned to produce the dielectric isolated islands. Device forming steps are then performed. Finally, the handle is removed leaving a wafer having a thickness defined by the planarized surface of the first polycrystalline layer and the top surface of the first wafer.
    Type: Grant
    Filed: March 7, 1991
    Date of Patent: January 14, 1992
    Assignee: Harris Corporation
    Inventors: George V. Rouse, Paul S. Reinecke
  • Patent number: 5034343
    Abstract: A process including bonding a first device wafer to a handle wafer by an intermediate bonding oxide layer and thinning the device wafer to not greater than 7 mils. An epitaxial device layer of under 1 mil may be added. Device formation steps are performed on a first surface of the first device wafer. This is followed by removing the handle wafer to produce a resulting wafer having substantially the thickness of the first device layer. To produce a silicon on insulator (SOI), a third device wafer is bonded to the first surface of the first device wafer by the intermediate oxide layer and the third wafer is thinned to not greater than 40 microns. The first and third device wafers form the resulting SOI wafer.
    Type: Grant
    Filed: March 8, 1990
    Date of Patent: July 23, 1991
    Assignee: Harris Corporation
    Inventors: George V. Rouse, Paul S. Reinecke, Craig J. McLachlan
  • Patent number: 4968628
    Abstract: A method including forming an alignment moat of a first depth on a first surface of a substrate and performing all backside processing, forming a first oxide layer on the first surface and oxide bonding it to a handling wafer by oxide bonding. The substrate is then thinned from a second surface opposite the first surface down to a thickness less than the depth of the alignment moat so the alignment moat is exposed at a third surface for front side processing.
    Type: Grant
    Filed: December 9, 1988
    Date of Patent: November 6, 1990
    Assignee: Harris Corporation
    Inventors: Jose A. Delgado, Stephen J. Gaul, Craig J. McLachlan, George V. Rouse
  • Patent number: 4851078
    Abstract: A method of forming a high quality dielectrically isolated silicon on insulator semiconductor device using a double wafer bonding process. As a result of the double wafer bonding process, the invention significantly reduces the device limitations presently known with dielectric isolation and silicon on insulator structures. The present invention specifically eliminates the need for grinding or polishing the final surface which the devices will be implemented in, thereby eliminating the adverse effects which these mechanical processes impute onto these surfaces. Additionally, the present invention eliminates the need for a thick polycrystalline deposition for the production of the dielectric isolation, thereby eliminating the adverse effects of single crystal bulk defects and the loss of tolerance control due to warpage which would otherwise occur in a dielectric isolated process.
    Type: Grant
    Filed: June 29, 1987
    Date of Patent: July 25, 1989
    Assignee: Harris Corporation
    Inventors: John P. Short, George V. Rouse