Patents by Inventor Giuseppe Arena
Giuseppe Arena has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20180150604Abstract: A method and system for determining the nursing workload of care workers is provided for receiving health care requirement data of at least one patient, selecting at least one nursing work task with high nursing care related to the health care requirement data, and assigning a nursing care score to the at least one selected nursing work task, so as to level out the nursing workload among care workers and to optimise the assignment of patients to each care worker.Type: ApplicationFiled: November 28, 2016Publication date: May 31, 2018Inventors: Giuseppe Arena, Michelangelo Calo, Maria Angela Barone, Andrea Lepre, Santa Giammona, Maria Rosaria Tarantino
-
Patent number: 8310839Abstract: A capacitive touch switch having a printed circuit board and a capacitive electrode connected to the circuit board is disclosed. The printed circuit board is transparent and is interposed between a planar light guide provided with a light source and a non-conductive transparent cover, the electrode being icon-shaped and supported by the printed circuit board.Type: GrantFiled: October 8, 2008Date of Patent: November 13, 2012Assignee: Whirlpool CorporationInventors: Ettore Arione, Giuseppe Arena, Roberto Lazzarotto
-
Patent number: 8013384Abstract: A process for the realization of a high integration density power MOS device includes the following steps of: providing a doped semiconductor substrate with a first type of conductivity; forming, on the substrate, a semiconductor layer with lower conductivity; forming, on the semiconductor layer, a dielectric layer of thickness comprised between 3000 and 13000 A (Angstroms); depositing, on the dielectric layer, a hard mask layer; masking the hard mask layer by means of a masking layer; etching the hard mask layers and the underlying dielectric layer for defining a plurality of hard mask portions to protect said dielectric layer; removing the masking layer; isotropically and laterally etching said dielectric layer forming lateral cavities in said dielectric layer below said hard mask portions; forming a gate oxide of thickness comprised between 150 and 1500 A (Angstroms) depositing a conductor material in said cavities and above the same to form a recess spacer, which is totally aligned with a gate structure cType: GrantFiled: September 1, 2009Date of Patent: September 6, 2011Assignee: STMicroelectronics, S.r.l.Inventors: Giuseppe Arena, Giuseppe Ferla, Marco Camalleri
-
Patent number: 7968412Abstract: According to an embodiment of a method for manufacturing a MISFET device, in a semiconductor wafer, a semiconductor layer is formed, having a first type of conductivity and a first level of doping. A first body region and a second body region, having a second type of conductivity, opposite to the first type of conductivity, and an enriched region, extending between the first and second body regions are formed in the semiconductor layer. The enriched region has the first type of conductivity and a second level of doping, higher than the first level of doping. Moreover, a gate electrode is formed over the enriched region and over part of the first and second body regions, and a dielectric gate structure is formed between the gate electrode and the semiconductor layer, the dielectric gate structure having a larger thickness on the enriched region and a smaller thickness on the first and second body regions.Type: GrantFiled: March 11, 2010Date of Patent: June 28, 2011Assignee: STMicroelectronics, S.r.l.Inventors: Orazio Battiato, Domenico Repici, Fabrizio Marco Di Paola, Giuseppe Arena, Angelo Magri′
-
Patent number: 7923654Abstract: A capacitive touch switch having a printed circuit board and capacitive electrode provided on a surface of the printed circuit board is disclosed. The printed circuit board is interposed between a transparent planar light guide and the electrode, the planar light guide being attached to a first face of a transparent cover whose second face is adapted to be touched by the user, a light source being connected to the printed circuit board and being able to convey light to the planar light guide.Type: GrantFiled: October 8, 2008Date of Patent: April 12, 2011Assignee: Whirlpool CorporationInventors: Anders Zeijlon, Bjorn Goransson, Giuseppe Arena, Roberto Lazzarotto, Ettore Arione
-
Patent number: 7915553Abstract: A touch switch for an electrical appliance having a capacitive flat electrode, a light source, a transparent cover and a printed circuit board connected to the electrode is disclosed. The light source is mounted on a face of the printed circuit board opposite the transparent cover and the printed circuit board presents a cut-out for allowing light transmission from the light source towards the transparent cover.Type: GrantFiled: March 9, 2010Date of Patent: March 29, 2011Assignee: Whirlpool CorporationInventors: Ettore Arione, Giuseppe Arena, Roberto Lazzarotto, Giorgio Braghini
-
Patent number: 7842574Abstract: A trench is formed in a semiconductor body, the side walls and the bottom of the trench covered with a first dielectric material layer, the trench filled with a second dielectric material layer, the first and the second dielectric material layers are etched via a partial, simultaneous, and controlled etching such that the dielectric materials have similar etching rates, a gate-oxide layer having a thickness smaller than the first dielectric material layer deposited on the walls of the trench, a gate region of conductive material formed within the trench, and body regions and source regions formed within the semiconductor body at the sides of and insulated from the gate region. Thereby, the gate region extends only on top of the remaining portions of the first and second dielectric material layers.Type: GrantFiled: January 8, 2008Date of Patent: November 30, 2010Assignee: STMicroelectronics S.r.l.Inventors: Giuseppe Arena, Caterina Donato, Cateno Marco Camalleri, Angelo Magri
-
Patent number: 7800173Abstract: According to an embodiment of a method for manufacturing a MISFET device, in a semiconductor wafer, a semiconductor layer is formed, having a first type of conductivity and a first level of doping. A first body region and a second body region, having a second type of conductivity, opposite to the first type of conductivity, and an enriched region, extending between the first and second body regions are formed in the semiconductor layer. The enriched region has the first type of conductivity and a second level of doping, higher than the first level of doping. Moreover, a gate electrode is formed over the enriched region and over part of the first and second body regions, and a dielectric gate structure is formed between the gate electrode and the semiconductor layer, the dielectric gate structure having a larger thickness on the enriched region and a smaller thickness on the first and second body regions.Type: GrantFiled: February 29, 2008Date of Patent: September 21, 2010Assignee: STMicroelectronics, S.r.l.Inventors: Orazio Battiato, Domenico Repici, Fabrizio Marco Di Paola, Giuseppe Arena, Angelo Magri′
-
Publication number: 20100167481Abstract: According to an embodiment of a method for manufacturing a MISFET device, in a semiconductor wafer, a semiconductor layer is formed, having a first type of conductivity and a first level of doping. A first body region and a second body region, having a second type of conductivity, opposite to the first type of conductivity, and an enriched region, extending between the first and second body regions are formed in the semiconductor layer. The enriched region has the first type of conductivity and a second level of doping, higher than the first level of doping. Moreover, a gate electrode is formed over the enriched region and over part of the first and second body regions, and a dielectric gate structure is formed between the gate electrode and the semiconductor layer, the dielectric gate structure having a larger thickness on the enriched region and a smaller thickness on the first and second body regions.Type: ApplicationFiled: March 11, 2010Publication date: July 1, 2010Applicant: STMicroelectronics S.r.I.Inventors: Orazio Battiato, Domenico Repici, Fabrizio Marco Di Paola, Giuseppe Arena, Angelo Magri'
-
Publication number: 20100155206Abstract: A touch switch for an electrical appliance having a capacitive flat electrode, a light source, a transparent cover and a printed circuit board connected to the electrode is disclosed. The light source is mounted on a face of the printed circuit board opposite the transparent cover and the printed circuit board presents a cut-out for allowing light transmission from the light source towards the transparent cover.Type: ApplicationFiled: March 9, 2010Publication date: June 24, 2010Applicant: WHIRLPOOL CORPORATIONInventors: Ettore ARIONE, Giuseppe ARENA, Roberto LAZZAROTTO, Giorgio BRAGHINI
-
Patent number: 7705257Abstract: A touch switch for an electrical appliance having a capacitive flat electrode, a light source, a transparent cover and a printed circuit board connected to the electrode is disclosed. The light source is mounted on a face of the printed circuit board opposite the transparent cover and the printed circuit board presents a cut-out for allowing light transmission from the light source towards the transparent cover.Type: GrantFiled: October 8, 2008Date of Patent: April 27, 2010Assignee: Whirlpool CorporationInventors: Ettore Arione, Giuseppe Arena, Roberto Lazzarotto, Giorgio Braghini
-
Publication number: 20090321826Abstract: A process for the realization of a high integration density power MOS device includes the following steps of: providing a doped semiconductor substrate with a first type of conductivity; forming, on the substrate, a semiconductor layer with lower conductivity; forming, on the semiconductor layer, a dielectric layer of thickness comprised between 3000 and 13000 A (Angstroms); depositing, on the dielectric layer, a hard mask layer; masking the hard mask layer by means of a masking layer; etching the hard mask layers and the underlying dielectric layer for defining a plurality of hard mask portions to protect said dielectric layer; removing the masking layer; isotropically and laterally etching said dielectric layer forming lateral cavities in said dielectric layer below said hard mask portions; forming a gate oxide of thickness comprised between 150 and 1500 A (Angstroms) depositing a conductor material in said cavities and above the same to form a recess spacer, which is totally aligned with a gate structure cType: ApplicationFiled: September 1, 2009Publication date: December 31, 2009Applicant: STMicroelectronics, S.r.l.Inventors: Giuseppe ARENA, Giuseppe Ferla, Marco Camalleri
-
Patent number: 7601610Abstract: A process for the realization of a high integration density power MOS device includes the following steps of: providing a doped semiconductor substrate with a first type of conductivity; forming, on the substrate, a semiconductor layer with lower conductivity; forming, on the semiconductor layer, a dielectric layer of thickness comprised between 3000 and 13000 A (Angstroms); depositing, on the dielectric layer, a hard mask layer; masking the hard mask layer by means of a masking layer; etching the hard mask layers and the underlying dielectric layer for defining a plurality of hard mask portions to protect said dielectric layer; removing the masking layer; isotropically and laterally etching said dielectric layer forming lateral cavities in said dielectric layer below said hard mask portions; forming a gate oxide of thickness comprised between 150 and 1500 A (Angstroms) depositing a conductor material in said cavities and above the same to form a recess spacer, which is totally aligned with a gate structure cType: GrantFiled: November 21, 2005Date of Patent: October 13, 2009Assignee: STMicroelectronics, S.r.L.Inventors: Giuseppe Arena, Giuseppe Ferla, Marco Camalleri
-
Publication number: 20090090605Abstract: A touch switch for an electrical appliance having a capacitive flat electrode, a light source, a transparent cover and a printed circuit board connected to the electrode is disclosed. The light source is mounted on a face of the printed circuit board opposite the transparent cover and the printed circuit board presents a cut-out for allowing light transmission from the light source towards the transparent cover.Type: ApplicationFiled: October 8, 2008Publication date: April 9, 2009Applicant: WHIRLPOOL CORPORATIONInventors: ETTORE ARIONE, GIUSEPPE ARENA, ROBERTO LAZZAROTTO, GIORGIO BRAGHINI
-
Publication number: 20090090611Abstract: A capacitive touch switch having a printed circuit board and capacitive electrode provided on a surface of the printed circuit board is disclosed. The printed circuit board is interposed between a transparent planar light guide and the electrode, the planar light guide being attached to a first face of a transparent cover whose second face is adapted to be touched by the user, a light source being connected to the printed circuit board and being able to convey light to the planar light guide.Type: ApplicationFiled: October 8, 2008Publication date: April 9, 2009Applicant: WHIRLPOOL CORPORATIONInventors: ANDERS BJORN ZEIJLON, BJORN GORANSSON, GIUSEPPE ARENA, ROBERTO LAZZAROTTO, ETTORE ARIONE
-
Publication number: 20090091906Abstract: A capacitive touch switch having a printed circuit board and a capacitive electrode connected to the circuit board is disclosed. The printed circuit board is transparent and is interposed between a planar light guide provided with a light source and a non-conductive transparent cover, the electrode being icon-shaped and supported by the printed circuit board.Type: ApplicationFiled: October 8, 2008Publication date: April 9, 2009Applicant: WHIRLPOOL CORPORATIONInventors: ETTORE ARIONE, GIUSEPPE ARENA, ROBERTO LAZZAROTTO
-
Publication number: 20080211015Abstract: A trench is formed in a semiconductor body, the side walls and the bottom of the trench covered with a first dielectric material layer, the trench filled with a second dielectric material layer, the first and the second dielectric material layers are etched via a partial, simultaneous, and controlled etching such that the dielectric materials have similar etching rates, a gate-oxide layer having a thickness smaller than the first dielectric material layer deposited on the walls of the trench, a gate region of conductive material formed within the trench, and body regions and source regions formed within the semiconductor body at the sides of and insulated from the gate region. Thereby, the gate region extends only on top of the remaining portions of the first and second dielectric material layers.Type: ApplicationFiled: January 8, 2008Publication date: September 4, 2008Applicant: STMICROELECTRONICS S.R.L.Inventors: Giuseppe Arena, Caterina Donato, Cateno Marco Camalleri, Angelo Magri
-
Publication number: 20080211021Abstract: According to an embodiment of a method for manufacturing a MISFET device, in a semiconductor wafer, a semiconductor layer is formed, having a first type of conductivity and a first level of doping. A first body region and a second body region, having a second type of conductivity, opposite to the first type of conductivity, and an enriched region, extending between the first and second body regions are formed in the semiconductor layer. The enriched region has the first type of conductivity and a second level of doping, higher than the first level of doping. Moreover, a gate electrode is formed over the enriched region and over part of the first and second body regions, and a dielectric gate structure is formed between the gate electrode and the semiconductor layer, the dielectric gate structure having a larger thickness on the enriched region and a smaller thickness on the first and second body regions.Type: ApplicationFiled: February 29, 2008Publication date: September 4, 2008Applicant: STMicroelectronics S.r.I.Inventors: Orazio Battiato, Domenico Repici, Fabrizio Marco Di Paola, Giuseppe Arena, Angelo Magri
-
SEMICONDUCTOR POWER DEVICE WITH INSULATED GATE FORMED IN A TRENCH, AND MANUFACTURING PROCESS THEREOF
Publication number: 20070063272Abstract: A semiconductor power device has a semiconductor body with a first conductivity type. A trench extends in the semiconductor body and accommodates an insulating structure, which extends along the side walls and bottom of the trench. The insulating structure surrounds a conductive region, arranged on the bottom of the trench, and a gate region, arranged on top of the conductive region, the conductive region and the gate region being electrically insulated by an insulating layer. A body region, with a second conductivity type, extends within the semiconductor body, at the sides of the trench, and a source region, with the first conductivity type, extends within the semiconductor body, at the sides of the trench and within the body region. The conductive region and the gate region are both of polycrystalline silicon but have different conductivities and doping levels so as to have different electrical characteristics such as to improve the static and dynamic behaviour of the device.Type: ApplicationFiled: September 14, 2006Publication date: March 22, 2007Applicant: STMICROELECTRONICS S.R.L.Inventors: Giuseppe Arena, Cateno Camalleri, Stefania Fortuna, Angelo Magri -
Publication number: 20060138537Abstract: A process for the realization of a high integration density power MOS device includes the following steps of: providing a doped semiconductor substrate with a first type of conductivity; forming, on the substrate, a semiconductor layer with lower conductivity; forming, on the semiconductor layer, a dielectric layer of thickness comprised between 3000 and 13000 A (Angstroms); depositing, on the dielectric layer, a hard mask layer; masking the hard mask layer by means of a masking layer; etching the hard mask layers and the underlying dielectric layer for defining a plurality of hard mask portions to protect said dielectric layer; removing the masking layer; isotropically and laterally etching said dielectric layer forming lateral cavities in said dielectric layer below said hard mask portions; forming a gate oxide of thickness comprised between 150 and 1500 A (Angstroms) depositing a conductor material in said cavities and above the same to form a recess spacer, which is totally aligned with a gate structure cType: ApplicationFiled: November 21, 2005Publication date: June 29, 2006Inventors: Giuseppe Arena, Giuseppe Ferla, Marco Camalleri