Patents by Inventor GLOBALFOUNDRIES Singapore Pte. Ltd.

GLOBALFOUNDRIES Singapore Pte. Ltd. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130207179
    Abstract: A device which includes a substrate defined with a device region with an ESD protection circuit having at least first and second transistors is disclosed. Each of the transistors includes a gate having first and second sides, a first diffusion region in the device region adjacent to the first side of the gate, a second diffusion region in the device region displaced away from the second side of the gate, and a drift isolation region disposed between the gate and the second diffusion region. A first device well encompasses the device region and a second device well is disposed within the first device well. The device also includes a drift well which encompasses the second diffusion region. Edges of the drift well do not extend below the gate and is away from a channel region. A drain well is disposed under the second diffusion region and within the drift well.
    Type: Application
    Filed: March 14, 2013
    Publication date: August 15, 2013
    Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventor: GlobalFoundries Singapore Pte. Ltd.
  • Publication number: 20130187231
    Abstract: A device having a substrate defined with a device region which includes an ESD protection circuit is disclosed. The ESD protection circuit has first and second transistors. A transistor includes a gate having first and second sides, a first diffusion region in the device region adjacent to the first side of the gate, and a second diffusion region in the device region displaced away from the second side of the gate. The first and second diffusion regions include dopants of a first polarity type. The device includes a first device well which encompasses the device region and second device wells which are disposed within the first device well. A well contact is coupled to the second device wells. The well contact surrounds the gates of the transistors and abuts the first diffusion regions of the transistors.
    Type: Application
    Filed: January 10, 2013
    Publication date: July 25, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventor: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
  • Publication number: 20130187218
    Abstract: A device which includes a substrate defined with a device region having an ESD protection circuit is disclosed. The ESD protection circuit has a transistor. The transistor includes a gate having first and second sides. A first diffusion region is disposed adjacent to the first side of the gate and a second diffusion region is disposed in the device region displaced away from the second side of the gate. The first and second diffusion regions include dopants of a first polarity type. A drift isolation region is disposed between the gate and the second diffusion region. A first device well encompasses the device region and a second device well is disposed within the first device well. A drain well having dopants of the first polarity type is disposed under the second diffusion region and within the first device well.
    Type: Application
    Filed: November 5, 2012
    Publication date: July 25, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventor: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
  • Publication number: 20130187242
    Abstract: A FinFET (p-channel) device is formed having a fin structure with sloped or angled sidewalls (e.g., a pyramidal or trapezoidal shaped cross-section shape). When using conventional semiconductor substrates having a (100) surface orientation, the fin structure is formed in a way (groove etching) which results in sloped or angled sidewalls having a (111) surface orientation. This characteristic substantially increases hole mobility as compared to conventional fin structures having vertical sidewalls.
    Type: Application
    Filed: January 8, 2013
    Publication date: July 25, 2013
    Applicant: Globalfoundries Singapore Pte, Ltd.
    Inventor: Globalfoundries Singapore Pte, Ltd.
  • Publication number: 20130190915
    Abstract: Methods for manufacturing automation and a computer executed automated handling system for forming a device are presented. The method includes issuing a transfer request by a tool. The transfer request is processed by a production control system configured for tracking and controlling the flow of carriers. The processing of the transfer request includes selecting a carrier containing production material. A transport system having transport and load/unload (U/L) units in a production area to effect a transfer is controlled and the carrier is transferred by the transport system.
    Type: Application
    Filed: January 21, 2013
    Publication date: July 25, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventor: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
  • Publication number: 20130161721
    Abstract: A method of forming a device is disclosed. The method includes providing a substrate prepared with a cell area separated by other active areas by isolation regions. First and second gates of first and second transistors in the cell area are formed. The first gate includes first and second sub-gates separated by a first intergate dielectric layer. The second gate includes a second sub-gate surrounding a first sub-gate. The first and second sub-gates of the second gate are separated by a second intergate dielectric layer. First and second junctions of the first and second transistors are formed. The method also includes forming a first gate terminal coupled to the second sub-gate of the first transistor and a second gate terminal coupled to at least the first sub-gate of the second transistor.
    Type: Application
    Filed: February 25, 2013
    Publication date: June 27, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventor: Globalfoundries Singapore Pte. Ltd.
  • Publication number: 20130161720
    Abstract: A method of forming a device is disclosed. The method includes providing a substrate prepared with a cell area and forming first and second gates of first and second transistors in the cell area. The first gate includes a second sub-gate surrounding a first sub-gate. The first and second sub-gates of the first gate are separated by a first intergate dielectric layer. The second gate includes a second sub-gate surrounding a first sub-gate. The first and second sub-gates of the second gate are separated by a second intergate dielectric layer. The method also includes forming first and second junctions of the first and second transistors. A first gate terminal is formed and coupled to the second sub-gate of the first transistor. A second gate terminal is formed and coupled to at least the first sub-gate of the second transistor.
    Type: Application
    Filed: February 25, 2013
    Publication date: June 27, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventor: Globalfoundries Singapore Pte. Ltd.
  • Publication number: 20130099321
    Abstract: A method (and semiconductor device) of fabricating a semiconductor device utilizes a thermal proximity correction (TPC) technique to reduce the impact of thermal variations during anneal. Prior to actual fabrication, a location of interest (e.g., a transistor) within an integrated circuit design is determined and an effective thermal area around the location is defined. Thermal properties of structures intended to be fabricated within this area are used to calculate an estimated temperature that would be achieved at the location of interest from a given anneal process. If the estimated temperature is below or above a predetermined target temperature (or range), TPC is performed. Various TPC techniques may be performed, such as the addition of dummy cells and/or changing dimensions of the structure to be fabricated at the location of interest (resulting in an modified thermally corrected design, to suppress local variations in device performance caused by thermal variations during anneal.
    Type: Application
    Filed: October 10, 2012
    Publication date: April 25, 2013
    Applicant: Globalfoundries Singapore Pte. Ltd.
    Inventor: Globalfoundries Singapore Pte. Ltd.
  • Publication number: 20130087889
    Abstract: A method of forming a device is presented. The method includes providing a structure having first and second regions. A diffusion barrier is formed between at least a portion of the first and second regions. The diffusion barrier comprises cavities that reduce diffusion of elements between the first and second regions.
    Type: Application
    Filed: November 29, 2012
    Publication date: April 11, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventor: GLOBALFOUNDRIES Singapore Pte. Ltd.
  • Publication number: 20130043565
    Abstract: A method of manufacture of an integrated circuit system includes: forming reticle data; detecting a sub-geometry, a singularity, or a combination thereof in the reticle data; applying a unit cell, a patch cell, or a combination thereof for removing the sub-geometry, the singularity, or the combination thereof from the reticle data; and fabricating an integrated circuit from the reticle data.
    Type: Application
    Filed: October 22, 2012
    Publication date: February 21, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventor: GLOBALFOUNDRIES Singapore Pte. Ltd.