Patents by Inventor Grant Kloster

Grant Kloster has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060035476
    Abstract: A three-dimensional integrated circuit formed by applying a material to fill a gap between coupled wafers and slicing the coupled wafers into dice. A method for filling a gap between coupled wafers. Various embodiments include at least one of spinning a coupled wafer pair, drilling a hole into one of the coupled wafers, and using a vacuum to aid in the dispersion of the material.
    Type: Application
    Filed: August 16, 2004
    Publication date: February 16, 2006
    Inventors: David Staines, Grant Kloster, Shriram Ramanathan
  • Publication number: 20060009031
    Abstract: The present invention discloses a method including providing a substrate; forming a dielectric over the substrate, the dielectric having a k value of about 2.5 or lower, the dielectric having a Young's modulus of elasticity of about 15 GigaPascals or higher; forming an opening in the dielectric; and forming a conductor in the opening. The present invention further discloses a structure including a substrate; a dielectric located over the substrate, the dielectric having a k value of 2.5 or lower, the dielectric having a Young's modulus of elasticity of about 15 GigaPascals or higher; an opening located in the dielectric; and a conductor located in the opening.
    Type: Application
    Filed: September 2, 2005
    Publication date: January 12, 2006
    Inventors: Grant Kloster, Lee Rockford, Jihperng Leu
  • Publication number: 20050287787
    Abstract: A method for selecting and forming a low-k, relatively high E porous ceramic film in a semiconductor device is described. A ceramic material is selected having a relatively high Young's modulus and relatively lower dielectric constant. The k is reduced by making the film porous.
    Type: Application
    Filed: June 29, 2004
    Publication date: December 29, 2005
    Inventors: Grant Kloster, Jihperng Leu, Michael Goodner, Michael Haverty, Sadasivan Shankar
  • Publication number: 20050272253
    Abstract: An electroplated metal alloy including at least three elements. A multilayer interconnection structure that includes a substrate that is an interior of the interconnection structure, a conductive seed layer exterior to the substrate, and an electroplated metal alloy layer including at least three elements exterior to the conductive seed layer. A multilayer interconnection structure formed on a substrate, that includes a barrier layer, and a conductive seed layer, wherein the improvement includes an electroplated metal alloy layer including at least three elements. A method for forming a multilayer interconnection structure that includes providing a substrate, depositing a conductive seed layer, and electroplating a metal alloy layer including at least three elements exterior to the conductive seed layer.
    Type: Application
    Filed: July 8, 2005
    Publication date: December 8, 2005
    Inventors: Grant Kloster, Sean Hearne
  • Patent number: 6964919
    Abstract: The present invention discloses a method including providing a substrate; forming a dielectric over the substrate, the dielectric having a k value of about 2.5 or lower, the dielectric having a Young's modulus of elasticity of about 15 GigaPascals or higher; forming an opening in the dielectric; and forming a conductor in the opening. The present invention further discloses a structure including a substrate; a dielectric located over the substrate, the dielectric having a k value of 2.5 or lower, the dielectric having a Young's modulus of elasticity of about 15 GigaPascals or higher; an opening located in the dielectric; and a conductor located in the opening.
    Type: Grant
    Filed: August 12, 2002
    Date of Patent: November 15, 2005
    Assignee: Intel Corporation
    Inventors: Grant Kloster, Lee Rockford, Jihperng Leu
  • Publication number: 20050239281
    Abstract: The invention provides a layer of photosensitive material that may be directly patterned. The photosensitive material may then be decomposed to leave voids or air gaps in the layer. This may provide a low dielectric constant layer with reduced resistance capacitance delay characteristics.
    Type: Application
    Filed: April 21, 2004
    Publication date: October 27, 2005
    Inventors: Michael Goodner, Kevin O'Brien, Grant Kloster, Robert Meagley
  • Publication number: 20050236714
    Abstract: An inter-layer dielectric structure and method of making such structure are disclosed. A composite dielectric layer, initially comprising a porous matrix and a porogen, is formed. Subsequent to other processing treatments, the porogen is decomposed and removed from at least a portion of the porous matrix, leaving voids defined by the porous matrix in areas previously occupied by the porogen. The resultant structure has a desirably low k value as a result of the porosity and materials comprising the porous matrix and porogen. The composite dielectric layer may be used in concert with other dielectric layers of varying porosity, dimensions, and material properties to provide varied mechanical and electrical performance profiles.
    Type: Application
    Filed: June 28, 2005
    Publication date: October 27, 2005
    Inventors: Jihperng Leu, Grant Kloster, David Gracias, Lee Rockford, Peter Moon, Chris Barns
  • Publication number: 20050227094
    Abstract: Method and structure for minimizing the downsides associated with microelectronic device processing adjacent porous dielectric materials are disclosed. In particular, chemical protocols are disclosed wherein porous dielectric materials may be sealed by attaching coupling agents to the surfaces of pores. The coupling agents may form all or part of caps on reactive groups in the dielectric surface or may crosslink to seal pores in the dielectric.
    Type: Application
    Filed: June 7, 2005
    Publication date: October 13, 2005
    Inventors: Grant Kloster, Robert Meagley, Michael Goodner, Kevin O'brien, Don Bruner
  • Publication number: 20050208753
    Abstract: A dual-damascene process where first alternate ILDs are made of a first material and second alternate ILDs are made of a second material. Each material is etchable at a faster rate than the other in the presence of different etchant such as for an organic polymer and an inorganic low k material. This allows the ILDs to be deposited alternately on one another without an etchant stop layer thereby reducing capacitance.
    Type: Application
    Filed: May 17, 2005
    Publication date: September 22, 2005
    Inventors: Andrew Ott, Lawrence Wong, Patrick Morrow, Jihperng Leu, Grant Kloster
  • Publication number: 20050189632
    Abstract: The invention provides a sealing layer that seals metal bonding structures between three dimensional bonded integrated circuits from a surrounding environment. A material may be applied to fill a volume between the bonded integrated circuits or seal the perimeter of the volume between the bonded integrated circuits. The material may be the same material as that used for underfilling the volume between the bottom integrated circuit and a substrate.
    Type: Application
    Filed: March 1, 2004
    Publication date: September 1, 2005
    Inventors: Patrick Morrow, Grant Kloster
  • Publication number: 20050181593
    Abstract: An inter-layer dielectric structure and method of making such structure are disclosed. A composite dielectric layer, initially comprising a porous matrix and a porogen, is formed. Subsequent to other processing treatments, the porogen is decomposed and removed from at least a portion of the porous matrix, leaving voids defined by the porous matrix in areas previously occupied by the porogen. The resultant structure has a desirably low k value as a result of the porosity and materials comprising the porous matrix and porogen. The composite dielectric layer may be used in concert with other dielectric layers of varying porosity, dimensions, and material properties to provide varied mechanical and electrical performance profiles.
    Type: Application
    Filed: November 21, 2002
    Publication date: August 18, 2005
    Inventors: Jihperng Leu, Grant Kloster, David Gracias, Lee Rockford, Peter Moon, Chris Barns
  • Publication number: 20050164489
    Abstract: An embodiment of the present invention includes a method to form an air gap in a multi-layer structure. A dual damascene structure is formed on a substrate. The dual damascene structure has a metallization layer, a barrier layer, a sacrificial layer, and a hard mask layer. The sacrificial layer is made of a first sacrificial material having substantial thermal stability and decomposable by an electron beam. The sacrificial layer is removed by the electron beam to create the air gap between the barrier layer and the hard mask layer.
    Type: Application
    Filed: January 27, 2005
    Publication date: July 28, 2005
    Inventors: Grant Kloster, Jihperng Leu, Hyun-Mog Park
  • Publication number: 20050129926
    Abstract: Method and structure for minimizing the downsides associated with microelectronic device processing adjacent porous dielectric materials are disclosed. In particular, chemical protocols are disclosed wherein porous dielectric materials may be sealed by attaching coupling agents to the surfaces of pores. The coupling agents may form all or part of caps on reactive groups in the dielectric surface or may crosslink to seal pores in the dielectric.
    Type: Application
    Filed: December 12, 2003
    Publication date: June 16, 2005
    Inventors: Grant Kloster, Robert Meagley, Michael Goodner, Kevin O'brien
  • Patent number: 6905958
    Abstract: A structure and method for protecting exposed copper lines with chemisorbed, sacrificial, organic monolayers from further processing steps are herein described.
    Type: Grant
    Filed: July 25, 2003
    Date of Patent: June 14, 2005
    Assignee: Intel Corporation
    Inventors: David H. Gracias, Grant Kloster
  • Publication number: 20050106852
    Abstract: A low-k dielectric sacrificial material is formed within a microelectronic structure covered with a layer defining an exhaust vent. At an appropriate time, the underlying sacrificial material is decomposed and exhausted away through the exhaust vent. Residue from the exhausted sacrificial material accumulates at the vent location during exhaustion until the vent is substantially occluded. As a result, an air gap is created having desirable characteristics as a dielectric.
    Type: Application
    Filed: November 10, 2004
    Publication date: May 19, 2005
    Inventors: Hyun-Mog Park, Grant Kloster
  • Publication number: 20050095743
    Abstract: A dielectric material is strengthened by bonding a metal component to the dielectric matrix. The metal component may be a metal oxide or metal oxide precursor. The metal component may be deposited on the substrate with the dielectric material, or sol-gel chemistry may be used and the liquid solution spin-coated on a substrate.
    Type: Application
    Filed: November 10, 2004
    Publication date: May 5, 2005
    Inventors: Grant Kloster, Jihperng Leu
  • Publication number: 20050079685
    Abstract: The invention provides a stacked wafer structure with decreased failures. In one embodiment, there is a barrier layer deposited on exposed surfaces of conductors that extend across a distance between first and second device structures. The barrier layer may prevent diffusion and electromigration of the conductor material, which may decrease incidences of shorts and voids in the stacked wafer structure.
    Type: Application
    Filed: October 9, 2003
    Publication date: April 14, 2005
    Inventors: Shriram Ramanathan, Grant Kloster, Patrick Morrow, Vijayakumar RamachandraRao, Scott List
  • Patent number: 6867473
    Abstract: A surface may be selectively coated with a polymer using an induced surface grafting or polymerization reaction. The reaction proceeds in those regions that are polymerizable and not in other regions. Thus, a semiconductor structure having organic regions and metal regions exposed, for example, may have the organic polymers formed selectively on the organic regions and not on the unpolymerizable or metal regions.
    Type: Grant
    Filed: November 26, 2003
    Date of Patent: March 15, 2005
    Assignee: Intel Corporation
    Inventors: Michael D. Goodner, Grant Kloster, Steven W. Johnston
  • Patent number: 6867125
    Abstract: An embodiment of the present invention includes a method to form an air gap in a multi-layer structure. A dual damascene structure is formed on a substrate. The dual damascene structure has a metallization layer, a barrier layer, a sacrificial layer, and a hard mask layer. The sacrificial layer is made of a first sacrificial material having substantial thermal stability and decomposable by an electron beam. The sacrificial layer is removed by the electron beam to create the air gap between the barrier layer and the hard mask layer.
    Type: Grant
    Filed: September 26, 2002
    Date of Patent: March 15, 2005
    Assignee: Intel Corporation
    Inventors: Grant Kloster, Jihperng Leu, Hyun-Mog Park
  • Publication number: 20050025942
    Abstract: A method of bonding semiconductor devices is disclosed. The method comprises providing a first substrate having a first conductive interconnecting structure formed thereon and a second substrate having a second conductive interconnecting structure formed thereon. A first conductive passivation layer is selectively formed over exposed areas of the first conductive interconnecting structure. A second conductive passivation layer is selectively formed over exposed areas of the second conductive interconnecting structure. The first substrate and the second substrate are bonded together in such a way that the first conductive passivation layer bonds to the second conductive passivation layer to create a passivation-passivation interface.
    Type: Application
    Filed: July 31, 2003
    Publication date: February 3, 2005
    Inventors: Grant Kloster, Shriram Ramanathan, Chin-Chang Chen, Paul Fischer