Patents by Inventor Guy Blalock

Guy Blalock has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8106438
    Abstract: The present teachings relate to a method of forming a container capacitor structure on a substrate. In one embodiment, the method comprises etching a recess in the substrate, depositing a first conductive layer on the substrate so as to overlie the substrate and the recess, depositing a filler layer so as to overlie the first conductive layer and fill the recess, and etching the first and second conductive layers so as to define a lower electrode within the recess. The method further comprises forming a cap layer on the lower electrode so as to overlie the first conductive layer and the filler layer and etching at least a portion of the substrate away from the lower electrode to thereby at least partially isolate the lower electrode. Subsequently, the remainder of the capacitor structure may be formed by depositing a dielectric layer on the lower electrode and depositing a second conductive layer on the dielectric layer so as to form an upper electrode.
    Type: Grant
    Filed: August 22, 2005
    Date of Patent: January 31, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Guy Blalock, Scott Meikle
  • Patent number: 7838381
    Abstract: The present teachings relate to a method of forming a container capacitor structure on a substrate. In one embodiment, the method comprises etching a recess in the substrate, depositing a first conductive layer on the substrate so as to overlie the substrate and the recess, depositing a filler layer so as to overlie the first conductive layer and fill the recess, and etching the first and second conductive layers so as to define a lower electrode within the recess. The method further comprises forming a cap layer on the lower electrode so as to overlie the first conductive layer and the filler layer and etching at least a portion of the substrate away from the lower electrode to thereby at least partially isolate the lower electrode. Subsequently, the remainder of the capacitor structure may be formed by depositing a dielectric layer on the lower electrode and depositing a second conductive layer on the dielectric layer so as to form an upper electrode.
    Type: Grant
    Filed: November 6, 2007
    Date of Patent: November 23, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Guy Blalock, Scott Meikle
  • Publication number: 20100176083
    Abstract: A microelectronic substrate and method for removing adjacent conductive and nonconductive materials from a microelectronic substrate. In one embodiment, the microelectronic substrate includes a substrate material (such as borophosphosilicate glass) having an aperture with a conductive material (such as platinum) disposed in the aperture and a fill material (such as phosphosilicate glass) in the aperture adjacent to the conductive material. The fill material can have a hardness of about 0.04 GPa or higher, and a microelectronics structure, such as an electrode, can be disposed in the aperture, for example, after removing the fill material from the aperture. Portions of the conductive and fill material external to the aperture can be removed by chemically-mechanically polishing the fill material, recessing the fill material inwardly from the conductive material, and electrochemically-mechanically polishing the conductive material.
    Type: Application
    Filed: March 24, 2010
    Publication date: July 15, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Whonchee Lee, Scott G. Meikle, Guy Blalock
  • Patent number: 7569468
    Abstract: Methods and apparatus are described to facilitate forming memory devices with low resistance polysilicon local interconnects that allow a smaller array feature size and therefore facilitate forming arrays of a denser array format. Embodiments of the present invention are formed utilizing a wet etch process that has a high selectivity, allowing the deposition and etching of polysilicon local interconnects to source regions of array transistors. By providing for a local interconnect of polysilicon, a smaller source region and/or drain region can also be utilized, further decreasing the required word line spacing. Low resistance polysilicon local source interconnects can also couple to an increased number of memory cells, thereby reducing the number of contacts made to an array ground.
    Type: Grant
    Filed: September 1, 2005
    Date of Patent: August 4, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Chun Chen, Guy Blalock, Graham Wolstenholme, Kirk Prall
  • Patent number: 7517749
    Abstract: Methods and apparatus are described to facilitate forming memory devices with low resistance polysilicon local interconnects that allow a smaller array feature size and therefore facilitate forming arrays of a denser array format. Embodiments of the present invention are formed utilizing a wet etch process that has a high selectivity, allowing the deposition and etching of polysilicon local interconnects to source regions of array transistors. By providing for a local interconnect of polysilicon, a smaller source region and/or drain region can also be utilized, further decreasing the required word line spacing. Low resistance polysilicon local source interconnects can also couple to an increased number of memory cells, thereby reducing the number of contacts made to an array ground.
    Type: Grant
    Filed: September 1, 2005
    Date of Patent: April 14, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Chun Chen, Guy Blalock, Graham Wolstenholme, Kirk Prall
  • Publication number: 20080089647
    Abstract: A resonator for thermo optic devices is formed in the same process steps as a waveguide and is formed in a depression of a lower cladding while the waveguide is formed on a surface of the lower cladding. Since upper surfaces of the resonator and waveguide are substantially coplanar, the aspect ratio, as between the waveguide and resonator in an area where the waveguide and resonator front one another, decreases thereby increasing the bandwidth of the resonator. The depression is formed by photomasking and etching the lower cladding before forming the resonator and waveguide. Pluralities of resonators are also taught that are formed in a plurality of depressions of the lower cladding. To decrease resonator bandwidth, waveguide(s) are formed in the depression(s) of the lower cladding while the resonator is formed on the surface. Thermo optic devices formed with these resonators are also taught.
    Type: Application
    Filed: December 6, 2007
    Publication date: April 17, 2008
    Inventors: Gurtej Sandhu, Guy Blalock, Howard Rhodes
  • Publication number: 20080057662
    Abstract: The present teachings relate to a method of forming a container capacitor structure on a substrate. In one embodiment, the method comprises etching a recess in the substrate, depositing a first conductive layer on the substrate so as to overlie the substrate and the recess, depositing a filler layer so as to overlie the first conductive layer and fill the recess, and etching the first and second conductive layers so as to define a lower electrode within the recess. The method further comprises forming a cap layer on the lower electrode so as to overlie the first conductive layer and the filler layer and etching at least a portion of the substrate away from the lower electrode to thereby at least partially isolate the lower electrode. Subsequently, the remainder of the capacitor structure may be formed by depositing a dielectric layer on the lower electrode and depositing a second conductive layer on the dielectric layer so as to form an upper electrode.
    Type: Application
    Filed: November 6, 2007
    Publication date: March 6, 2008
    Inventors: Guy Blalock, Scott Meikle
  • Patent number: 7262503
    Abstract: The invention encompasses methods of forming insulating materials between conductive elements. In one aspect, the invention includes a method of forming a material adjacent a conductive electrical component comprising: a) partially vaporizing a mass to form a matrix adjacent the conductive electrical component, the matrix having at least one void within it. In another aspect, the invention includes a method of forming a material between a pair of conductive electrical components comprising the following steps: a) forming a pair of conductive electrical components within a mass and separated by an expanse of the mass; b) forming at least one support member within the expanse of the mass, the support member not comprising a conductive interconnect; and c) vaporizing the expanse of the mass to a degree effective to form at least one void between the support member and each of the pair of conductive electrical components.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: August 28, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Werner Juengling, Kirk D. Prall, Ravi Iyer, Gurtej S. Sandhu, Guy Blalock
  • Publication number: 20070131247
    Abstract: A method and apparatus for cleaning and drying a semiconductor wafer is disclosed. Within a sealable chamber, a wafer having photoresist features thereon is spun while a cleaning fluid is applied to the top surface of the semiconductor wafer to clean off excess photoresist. A rinsing solution is applied to rinse the semiconductor wafer of any remaining impurities. To reduce stresses on the photoresist features caused by surface tension of the rinsing solution as it dries, which stresses may cause toppling of the features, the semiconductor wafer is dried in a vapor ambient within the sealable chamber. The vapor ambient, formed by combining an inert gas with a vaporized surface tension modifying fluid, produces a Marangoni effect to reduce surface tension of the rinsing solution. Optionally, to further reduce surface tension, a surfactant may be introduced into the rinsing solution and the temperature and pressure of the interior of the sealed chamber may be adjusted.
    Type: Application
    Filed: December 13, 2005
    Publication date: June 14, 2007
    Inventor: Guy Blalock
  • Publication number: 20070082468
    Abstract: An atomic layer deposition method includes providing a semiconductor substrate within a deposition chamber. A first metal halide-comprising precursor gas is flowed to the substrate within the chamber effective to form a first monolayer on the substrate. The first monolayer comprises metal and halogen of the metal halide. While flowing the first metal halide-comprising precursor gas to the substrate, H2 is flowed to the substrate within the chamber. A second precursor gas is flowed to the first monolayer effective to react with the first monolayer and form a second monolayer on the substrate. The second monolayer comprises the metal. At least some of the flowing of the first metal halide-comprising precursor gas, at least some of the flowing of the H2, and at least some of the flowing of the second precursor gas are repeated effective to form a layer of material comprising the metal on the substrate.
    Type: Application
    Filed: October 6, 2005
    Publication date: April 12, 2007
    Inventor: Guy Blalock
  • Publication number: 20070049172
    Abstract: Machines and systems for removing materials from microfeature workpieces using fixed-abrasive mediums. One embodiment of a method for removing material from a microfeature workpiece comprises rubbing the workpiece against a surface of a fixed-abrasive medium having a matrix and abrasive particles attached to the matrix, and sensing a parameter indicative of frictional force at an interface between the workpiece and the surface of the fixed-abrasive medium. This method continues by moving at least one of the workpiece and the fixed-abrasive medium relative to each other in a direction transverse to the interface based on the parameter. For example, the workpiece and/or the fixed-abrasive medium can be vibrated or oscillated to reduce the frictional force and/or maintain a desired relative velocity between the workpiece and the fixed-abrasive medium.
    Type: Application
    Filed: August 31, 2005
    Publication date: March 1, 2007
    Applicant: Micron Technology, Inc.
    Inventor: Guy Blalock
  • Publication number: 20070040205
    Abstract: The present teachings relate to a method of forming a container capacitor structure on a substrate. In one embodiment, the method comprises etching a recess in the substrate, depositing a first conductive layer on the substrate so as to overlie the substrate and the recess, depositing a filler layer so as to overlie the first conductive layer and fill the recess, and etching the first and second conductive layers so as to define a lower electrode within the recess. The method further comprises forming a cap layer on the lower electrode so as to overlie the first conductive layer and the filler layer and etching at least a portion of the substrate away from the lower electrode to thereby at least partially isolate the lower electrode. Subsequently, the remainder of the capacitor structure may be formed by depositing a dielectric layer on the lower electrode and depositing a second conductive layer on the dielectric layer so as to form an upper electrode.
    Type: Application
    Filed: August 22, 2005
    Publication date: February 22, 2007
    Inventors: Guy Blalock, Scott Meikle
  • Publication number: 20060267472
    Abstract: A field emission tip includes a base with a central portion and a tapered portion. The central portion of the base includes a peripheral surface, at least a portion of which is oriented substantially vertically or perpendicularly relative to a plane in which a substrate from which the field emission tip protrudes resides. An apex may be located at an exposed end of the central portion of the base. The tapered portion of the base includes an inclined surface that extends toward the exposed end of the central portion of the base. The tapered portion of the base may be formed from material that is redeposited as the emission tip is fabricated. The apex may be formed, at least in part, from a low work function material, such as one or more of aluminum titanium silicide, titanium silicide nitride, titanium nitride, tri-chromium mono-silicon, and tantalum nitride. Field emission arrays and field emission displays that include such field emission tips are also disclosed.
    Type: Application
    Filed: August 7, 2006
    Publication date: November 30, 2006
    Inventors: Guy Blalock, Sanh Tang, Zhaohui Huang
  • Publication number: 20060263027
    Abstract: A resonator for thermo optic devices is formed in the same process steps as a waveguide and is formed in a depression of a lower cladding while the waveguide is formed on a surface of the lower cladding. Since upper surfaces of the resonator and waveguide are substantially coplanar, the aspect ratio, as between the waveguide and resonator in an area where the waveguide and resonator front one another, decreases thereby increasing the bandwidth of the resonator. The depression is formed by photomasking and etching the lower cladding before forming the resonator and waveguide. Pluralities of resonators are also taught that are formed in a plurality of depressions of the lower cladding. To decrease resonator bandwidth, waveguide(s) are formed in the depression(s) of the lower cladding while the resonator is formed on the surface. Thermo optic devices formed with these resonators are also taught.
    Type: Application
    Filed: July 26, 2006
    Publication date: November 23, 2006
    Inventors: Gurtej Sandhu, Guy Blalock, Howard Rhodes
  • Publication number: 20060258154
    Abstract: A method of forming a reaction product includes providing a semiconductor substrate comprising a first material. A second material is formed over the first material. The first and second materials are of different compositions, and are proximate one another at an interface. The first and second materials as being proximate one another at the interface are capable of reacting with one another at some minimum reaction temperature when in an inert non-plasma atmosphere at a pressure. The interface is provided at a processing temperature which is at least 50° C. below the minimum reaction temperature, and is provided at the pressure. With the interface at the processing temperature and at the pressure, the substrate is exposed to a plasma effective to impart a reaction of the first material with the second material to form a reaction product third material of the first and second materials over the first material. Other aspects and implementations are contemplated.
    Type: Application
    Filed: July 17, 2006
    Publication date: November 16, 2006
    Inventors: Gurtej Sandhu, Guy Blalock
  • Publication number: 20060258113
    Abstract: A capacitor structure and method of forming it are described. In particular, a high-K dielectric oxide is provided as the capacitor dielectric. The high-K dielectric is deposited in a series of thin layers and oxidized in a series of oxidation steps, as opposed to a depositing a single thick layer. Further, at least one of the oxidation steps is less aggressive than the oxidation environment or environments that would be used to deposit the single thick layer. This allows greater control over oxidizing the dielectric and other components beyond the dielectric.
    Type: Application
    Filed: July 26, 2006
    Publication date: November 16, 2006
    Inventors: Gurtej Sandhu, Guy Blalock
  • Publication number: 20060249723
    Abstract: A method of manufacturing semiconductor devices using an improved chemical mechanical planarization process for the planarization of the surfaces of the wafer on which the semiconductor devices are formed. The improved chemical mechanical planarization process includes the formation of a flat planar surface from a deformable coating on the surface of the wafer filling in between the surface irregularities prior to the planarization of the surface through a chemical mechanical planarization process.
    Type: Application
    Filed: July 11, 2006
    Publication date: November 9, 2006
    Inventors: Trung Doan, Guy Blalock, Mark Durcan, Scott Meikle
  • Publication number: 20060246734
    Abstract: This invention includes methods of forming patterned photoresist layers over semiconductor substrates. In one implementation, a porous antireflective coating is formed over a semiconductor substrate. A photoresist footer-reducing fluid is provided within pores of the porous antireflective coating. A positive photoresist is formed over the porous antireflective coating having the fluid therein. The positive photoresist is patterned and developed to form a patterned photoresist layer, with the fluid within the pores being effective to reduce photoresist footing in the patterned photoresist layer than would otherwise occur in the absence of the fluid within the pores. Other aspects and implementations are contemplated.
    Type: Application
    Filed: June 28, 2006
    Publication date: November 2, 2006
    Inventors: Guy Blalock, Gurtej Sandhu, Jon Daley
  • Publication number: 20060237763
    Abstract: The invention includes a method of forming a rugged semiconductor-containing surface. A first semiconductor layer is formed over a substrate, and a second semiconductor layer is formed over the first semiconductor layer. Subsequently, a third semiconductor layer is formed over the second semiconductor layer, and semiconductor-containing seeds are formed over the third semiconductor layer. The seeds are annealed to form the rugged semiconductor-containing surface. The first, second and third semiconductor layers are part of a common stack, and can be together utilized within a storage node of a capacitor construction. The invention also includes semiconductor structures comprising rugged surfaces. The rugged surfaces can be, for example, rugged silicon.
    Type: Application
    Filed: June 7, 2006
    Publication date: October 26, 2006
    Inventors: Shenlin Chen, Trung Doan, Guy Blalock, Lyle Breiner, Er-Xuan Ping
  • Publication number: 20060228857
    Abstract: The invention includes a method of forming a rugged semiconductor-containing surface. A first semiconductor layer is formed over a substrate, and a second semiconductor layer is formed over the first semiconductor layer. Subsequently, a third semiconductor layer is formed over the second semiconductor layer, and semiconductor-containing seeds are formed over the third semiconductor layer. The seeds are annealed to form the rugged semiconductor-containing surface. The first, second and third semiconductor layers are part of a common stack, and can be together utilized within a storage node of a capacitor construction. The invention also includes semiconductor structures comprising rugged surfaces. The rugged surfaces can be, for example, rugged silicon.
    Type: Application
    Filed: June 7, 2006
    Publication date: October 12, 2006
    Inventors: Shenlin Chen, Trung Doan, Guy Blalock, Lyle Breiner, Er-Xuan Ping