Patents by Inventor Gwan-Hyeob Koh
Gwan-Hyeob Koh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12080941Abstract: A signal transferring device includes a first structure that includes a first magnetic thin film structure having a first magnetic vortex configured to receive a signal as an input signal, a second structure that is spaced apart from at least one side of the first structure, the second structure including a second magnetic thin film structure having a second magnetic vortex configured to transfer the signal, and a third structure that is spaced apart from at least one side of the second structure, the third structure including a third magnetic thin film structure having a third magnetic vortex configured to output the signal from the signal transferring device. The first and third structures have a symmetrical shape and the second structure has an asymmetrical shape.Type: GrantFiled: November 10, 2021Date of Patent: September 3, 2024Assignees: Samsung Electronics Co., Ltd., Seoul National University R&DB FoundationInventors: Sang Koog Kim, Young Jun Cho, Gwan Hyeob Koh, Kil Ho Lee, Jun Hoe Kim
-
Patent number: 11659770Abstract: In a method of manufacturing an MRAM device, first and second lower electrodes may be formed on first and second regions, respectively, of a substrate. First and second MTJ structures having different switching current densities from each other may be formed on the first and second lower electrodes, respectively. First and second upper electrodes may be formed on the first and second MTJ structures, respectively.Type: GrantFiled: August 27, 2020Date of Patent: May 23, 2023Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Dae-Shik Kim, Jeong-Heon Park, Gwan-Hyeob Koh
-
Patent number: 11532782Abstract: A semiconductor device includes first and second contact plugs in an insulating layer that is on a substrate, the first and second contact plugs spaced apart from each other. A spin-orbit torque (SOT) line on the insulating layer and overlapping the first and second contact plug is provided. A magnetic tunnel junction (MTJ) is on the SOT line. An upper electrode is on the MTJ. Each of the first and second contact plugs includes a recess region adjacent the SOT line. A sidewall of the recess region is substantially coplanar with a side surface of the SOT line and a side surface of the MTJ.Type: GrantFiled: May 26, 2021Date of Patent: December 20, 2022Inventors: Kil Ho Lee, Woo Jin Kim, Gwan Hyeob Koh
-
Patent number: 11482285Abstract: An integrated circuit (IC) device may include a single substrate that includes a single chip, and a plurality of memory cells spaced apart from one another on the substrate and having different structures. Manufacturing the IC device may include forming a plurality of first word lines in a first region of the substrate, and forming a plurality of second word lines in or on a second region of the substrate. Capacitors may be formed on the first word lines. Source lines may be formed on the second word lines. An insulation layer that covers the plurality of capacitors and the plurality of source lines may be formed in the first region and the second region. A variable resistance structure may be formed at a location spaced apart from an upper surface of the substrate by a first vertical distance, in the second region.Type: GrantFiled: July 23, 2020Date of Patent: October 25, 2022Assignee: Samsung Electronics Co., Ltd.Inventors: Sung-woo Kim, Jae-Kyu Lee, Ki-seok Suh, Hyeong-sun Hong, Yoo-sang Hwang, Gwan-hyeob Koh
-
Patent number: 11462679Abstract: In a method of manufacturing an MRAM device, a memory unit including a lower electrode, an MTJ structure and an upper electrode sequentially stacked is formed on a substrate. A protective layer structure including a capping layer, a sacrificial layer and an etch stop layer sequentially stacked is formed on the substrate to cover the memory unit. An insulating interlayer is formed on the protective layer structure. The insulating interlayer is formed to form an opening exposing the protective layer structure. The exposed protective layer structure is partially removed to expose the upper electrode. A wiring is formed on the exposed upper electrode to fill the opening.Type: GrantFiled: September 30, 2020Date of Patent: October 4, 2022Assignee: Samsung Electronics Co., Ltd.Inventors: Jung-Hoon Bak, Myoung-Su Son, Jae-Chul Shim, Gwan-Hyeob Koh, Yoon-Jong Song
-
Publication number: 20220246837Abstract: A magnetic memory device includes a substrate having a first mold insulating film on a first region thereof, and a first structure on the substrate. The first structure includes a lower electrode, a magnetic tunnel junction (MTJ) structure on the lower electrode, and an upper electrode on the MTJ structure. A capping film is provided, which extends on the first mold insulating film and sidewalls of the first structure. A first etching stop layer is provided on the first structure and the capping film. A second mold insulating film is provided, which at least partially fills a space between the capping film and the first etching stop layer. A first metal structure is provided, which extends through a portion of the first etching stop layer and a portion of the second mold insulating film, and is electrically coupled to the MTJ structure.Type: ApplicationFiled: September 27, 2021Publication date: August 4, 2022Inventors: Kil Ho Lee, Gwan Hyeob Koh, Yong Jae Kim, Geon Hee Bae
-
Patent number: 11349074Abstract: Provided are a memory device and a method of manufacturing the same. Memory cells of the memory device are formed separately from first electrode lines and second electrode lines, wherein the second electrode lines over the memory cells are formed by a damascene process, thereby avoiding complications associated with CMP being excessively or insufficiently performed on an insulation layer over the memory cells.Type: GrantFiled: September 1, 2020Date of Patent: May 31, 2022Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Ji-Hyun Jeong, Jin-Woo Lee, Gwan-Hyeob Koh, Dae-Hwan Kang
-
Publication number: 20220158337Abstract: A signal transferring device includes a first structure that includes a first magnetic thin film structure having a first magnetic vortex configured to receive a signal as an input signal, a second structure that is spaced apart from at least one side of the first structure, the second structure including a second magnetic thin film structure having a second magnetic vortex configured to transfer the signal, and a third structure that is spaced apart from at least one side of the second structure, the third structure including a third magnetic thin film structure having a third magnetic vortex configured to output the signal from the signal transferring device. The first and third structures have a symmetrical shape and the second structure has an asymmetrical shape.Type: ApplicationFiled: November 10, 2021Publication date: May 19, 2022Applicants: SEOUL NATIONAL UNIVERSITY R&DB FOUNDATION, Samsung Electronics Co., Ltd.Inventors: Sang Koog KIM, Young Jun CHO, Gwan Hyeob KOH, Kil Ho LEE, Jun Hoe KIM
-
Patent number: 11301319Abstract: A memory system includes a memory cell array including a first memory area and a second memory area, an input/output circuit including input/output lines for transmitting or receiving data bits and parity bits to or from the first and second memory areas, and an error correction circuit including a plurality of sub error correction circuits including a first sub error correction circuit for performing a first error correction operation on first data bits of the first memory area received through the input/output lines, and a second sub error correction circuit for performing a second error correction operation on second data bits of the second memory area received through the input/output lines. The first memory area has a higher bit error rate than the second memory area.Type: GrantFiled: September 19, 2019Date of Patent: April 12, 2022Assignee: Samsung Electronics Co., Ltd.Inventors: Ki-seok Suh, Gwan-hyeob Koh, Yoon-jong Song
-
Patent number: 11271038Abstract: A semiconductor device includes a gate structure on a substrate, source and drain contacts respectively on opposite sides of the gate structure and connected to the substrate, a magnetic tunnel junction connected to the drain contact, a first conductive line connected to the source contact, and a second conductive line connected to the first conductive line through a first via contact. The second conductive line is distal to the substrate in relation to the first conductive line. The first and second conductive lines extend in parallel along a first direction. The first and second conductive lines have widths in a second direction intersecting the first direction. The widths of the first and second conductive lines are the same. The first via contact is aligned with the source contact along a third direction perpendicular to a top surface of the substrate.Type: GrantFiled: September 22, 2020Date of Patent: March 8, 2022Assignee: Samsung Electronics Co., Ltd.Inventors: Myoungsu Son, Seung Pil Ko, Jung Hyuk Lee, Shinhee Han, Gwan-Hyeob Koh, Yoonjong Song
-
Patent number: 11201192Abstract: A memory device includes a first electrode line layer including a plurality of first electrode lines extending on a substrate in a first direction and being spaced apart from each other, a second electrode line layer including a plurality of second electrode lines extending on the first electrode line layer in a second direction that is different from the first direction and being spaced apart from each other, and a memory cell layer including a plurality of first memory cells located at a plurality of intersections between the plurality of first electrode lines and the plurality of second electrode lines, each first memory cell including a selection device layer, an intermediate electrode and a variable resistance layer that are sequentially stacked. A side surface of the variable resistance layer is perpendicular to a top surface of the substrate or inclined to be gradually wider toward an upper portion of the variable resistance layer.Type: GrantFiled: September 24, 2020Date of Patent: December 14, 2021Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Ji-Hyun Jeong, Gwan-hyeob Koh, Dae-hwan Kang
-
Patent number: 11183538Abstract: A memory device includes a first electrode line layer including a plurality of first electrode lines extending on a substrate in a first direction and being spaced apart from each other, a second electrode line layer including a plurality of second electrode lines extending on the first electrode line layer in a second direction that is different from the first direction and being spaced apart from each other, and a memory cell layer including a plurality of first memory cells located at a plurality of intersections between the plurality of first electrode lines and the plurality of second electrode lines, each first memory cell including a selection device layer, an intermediate electrode and a variable resistance layer that are sequentially stacked. A side surface of the variable resistance layer is perpendicular to a top surface of the substrate or inclined to be gradually wider toward an upper portion of the variable resistance layer.Type: GrantFiled: March 31, 2020Date of Patent: November 23, 2021Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Ji-hyun Jeong, Gwan-hyeob Koh, Dae-hwan Kang
-
Patent number: 11158671Abstract: A semiconductor device may include a conductive structure on a substrate, a contact plug on the conductive structure, and a magnetic tunnel junction structure on the contact plug. A lower surface of the contact plug may have an area greater than that of an upper surface thereof, and the contact plug may include a capping pattern at least partially covering an upper surface of the conductive structure, a conductive pattern on the capping pattern, and an amorphous metal pattern on the conductive pattern.Type: GrantFiled: June 10, 2019Date of Patent: October 26, 2021Assignee: Samsung Electronics Co., Ltd.Inventors: Yong-Jae Kim, Kil-Ho Lee, Dae-Eun Jeong, Gwan-Hyeob Koh
-
Publication number: 20210280774Abstract: A semiconductor device includes first and second contact plugs in an insulating layer that is on a substrate, the first and second contact plugs spaced apart from each other. A spin-orbit torque (SOT) line on the insulating layer and overlapping the first and second contact plug is provided. A magnetic tunnel junction (MTJ) is on the SOT line. An upper electrode is on the MTJ. Each of the first and second contact plugs includes a recess region adjacent the SOT line. A sidewall of the recess region is substantially coplanar with a side surface of the SOT line and a side surface of the MTJ.Type: ApplicationFiled: May 26, 2021Publication date: September 9, 2021Inventors: Kil Ho LEE, Woo Jin KIM, Gwan Hyeob KOH
-
Patent number: 11050016Abstract: A semiconductor device includes first and second contact plugs in an insulating layer that is on a substrate, the first and second contact plugs spaced apart from each other. A spin-orbit torque (SOT) line on the insulating layer and overlapping the first and second contact plug is provided. A magnetic tunnel junction (MTJ) is on the SOT line. An upper electrode is on the MTJ. Each of the first and second contact plugs includes a recess region adjacent the SOT line. A sidewall of the recess region is substantially coplanar with a side surface of the SOT line and a side surface of the MTJ.Type: GrantFiled: July 9, 2019Date of Patent: June 29, 2021Inventors: Kil Ho Lee, Woo Jin Kim, Gwan Hyeob Koh
-
Publication number: 20210083171Abstract: In a method of manufacturing an MRAM device, a memory unit including a lower electrode, an MTJ structure and an upper electrode sequentially stacked is formed on a substrate. A protective layer structure including a capping layer, a sacrificial layer and an etch stop layer sequentially stacked is formed on the substrate to cover the memory unit. An insulating interlayer is formed on the protective layer structure. The insulating interlayer is formed to form an opening exposing the protective layer structure. The exposed protective layer structure is partially removed to expose the upper electrode. A wiring is formed on the exposed upper electrode to fill the opening.Type: ApplicationFiled: September 30, 2020Publication date: March 18, 2021Inventors: JUNG-HOON BAK, MYOUNG-SU SON, JAE-CHUL SHIM, GWAN-HYEOB KOH, YOON-JONG SONG
-
Publication number: 20210013263Abstract: A memory device includes a first electrode line layer including a plurality of first electrode lines extending on a substrate in a first direction and being spaced apart from each other, a second electrode line layer including a plurality of second electrode lines extending on the first electrode line layer in a second direction that is different from the first direction and being spaced apart from each other, and a memory cell layer including a plurality of first memory cells located at a plurality of intersections between the plurality of first electrode lines and the plurality of second electrode lines, each first memory cell including a selection device layer, an intermediate electrode and a variable resistance layer that are sequentially stacked. A side surface of the variable resistance layer is perpendicular to a top surface of the substrate or inclined to be gradually wider toward an upper portion of the variable resistance layer.Type: ApplicationFiled: September 24, 2020Publication date: January 14, 2021Applicant: Samsung Electronics Co., Ltd.Inventors: Ji-Hyun JEONG, Gwan-hyeob KOH, Dae-hwan KANG
-
Publication number: 20210005663Abstract: A semiconductor device includes a gate structure on a substrate, source and drain contacts respectively on opposite sides of the gate structure and connected to the substrate, a magnetic tunnel junction connected to the drain contact, a first conductive line connected to the source contact, and a second conductive line connected to the first conductive line through a first via contact. The second conductive line is distal to the substrate in relation to the first conductive line. The first and second conductive lines extend in parallel along a first direction. The first and second conductive lines have widths in a second direction intersecting the first direction. The widths of the first and second conductive lines are the same. The first via contact is aligned with the source contact along a third direction perpendicular to a top surface of the substrate.Type: ApplicationFiled: September 22, 2020Publication date: January 7, 2021Applicant: Samsung Electronics Co., Ltd.Inventors: Myoungsu SON, Seung Pil KO, Jung Hyuk LEE, Shinhee HAN, Gwan-Hyeob KOH, Yoonjong SONG
-
Publication number: 20200395542Abstract: Provided are a memory device and a method of manufacturing the same. Memory cells of the memory device are formed separately from first electrode lines and second electrode lines, wherein the second electrode lines over the memory cells are formed by a damascene process, thereby avoiding complications associated with CMP being excessively or insufficiently performed on an insulation layer over the memory cells.Type: ApplicationFiled: September 1, 2020Publication date: December 17, 2020Inventors: Ji-Hyun JEONG, Jin-Woo LEE, Gwan-Hyeob KOH, Dae-Hwan KANG
-
Patent number: RE49478Abstract: A complementary metal-oxide semiconductor (CMOS) image sensor (CIS) with a simplified stacked structure and improved operation characteristics includes an upper chip, in which a plurality of pixels are arranged in a two-dimensional array structure, and a lower chip below the upper chip including a logic region having logic circuits and a memory region having embedded therein magnetic random access memory (MRAM) used as image buffer memory for storing image data processed by the logic region.Type: GrantFiled: December 15, 2020Date of Patent: March 28, 2023Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Dae-shik Kim, Gwan-hyeob Koh