Patents by Inventor Hadi HEIDARI

Hadi HEIDARI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230012505
    Abstract: A readout integrated circuit (IC) architecture for a tunnelling magnetoresistive (TMR) sensor which uses common mode feedback to achieve a performance level suitable for accurate detection of biomagnetic signals. The architecture uses a three-operational amplifier configuration with chopper stabilization. The architecture may form part of a fully integrated biomagnetic sensor electronics package that includes an array of TMR sensors together with modules for signal amplification and conditioning, data conversion and communication.
    Type: Application
    Filed: July 19, 2021
    Publication date: January 19, 2023
    Applicant: The University Court of the University of Glasgow
    Inventors: Hadi HEIDARI, Siming ZUO
  • Patent number: 10305501
    Abstract: A method for improving a spurious free dynamic range and a signal-to-noise-and-distortion ratio of a capacitor-resistor combined successive approximation register analog-to-digital converter by capacitor re-configuration, the method including: 1) arranging 128 unit capacitors in a positive array and a negative array, respectively, dividing unit capacitors of symmetrical positions of the positive array and the negative array into groups to yield a total of 128 groups of capacitors; 2) acquiring 128 digital codes corresponding to 128 groups of capacitors; 3) sorting the 128 groups of capacitors from maximum to minimum according to the 128 digital codes obtained in 2), and recording the 128 groups of capacitors after sorting as C1-C128; and 4) selecting 64 groups of capacitors from C33 to C96, and reconfiguring the 64 groups of capacitors in capacitor arrays of the capacitor-resistor analog-to-digital converter.
    Type: Grant
    Filed: March 15, 2017
    Date of Patent: May 28, 2019
    Assignee: UNIVERSITY OF ELECTRONIC SCIENCE AND TECHNOLOGY OF CHINA
    Inventors: Hua Fan, Hadi Heidari, Franco Maloberti, Dagang Li, Daqian Hu, Yuanjun Cen
  • Patent number: 10298254
    Abstract: A method of arranging a capacitor array of a successive approximation register analog-to-digital converter in a successive approximation process, the method including: splitting a binary capacitor array into unit capacitors, then sorting, grouping, and rotating the original binary capacitive array involved in successive approximation conversion.
    Type: Grant
    Filed: August 28, 2018
    Date of Patent: May 21, 2019
    Assignee: UNIVERSITY OF ELECTRONIC SCIENCE AND TECHNOLOGY CHINA
    Inventors: Hua Fan, Jingxuan Yang, Quanyuan Feng, Dagang Li, Daqian Hu, Yuanjun Cen, Hadi Heidari, Franco Maloberti, Jingtao Li, Huaying Su
  • Publication number: 20190131998
    Abstract: A method of arranging a capacitor array of a successive approximation register analog-to-digital converter in a successive approximation process, the method including: splitting a binary capacitor array into unit capacitors, then sorting, grouping, and rotating the original binary capacitive array involved in successive approximation conversion.
    Type: Application
    Filed: August 28, 2018
    Publication date: May 2, 2019
    Inventors: Hua FAN, Jingxuan YANG, Quanyuan FENG, Dagang LI, Daqian HU, Yuanjun CEN, Hadi HEIDARI, Franco MALOBERTI, Jingtao LI, Huaying SU
  • Publication number: 20180198457
    Abstract: A method for improving a spurious free dynamic range and a signal-to-noise-and-distortion ratio of a capacitor-resistor combined successive approximation register analog-to-digital converter by capacitor re-configuration, the method including: 1) arranging 128 unit capacitors in a positive array and a negative array, respectively, dividing unit capacitors of symmetrical positions of the positive array and the negative array into groups to yield a total of 128 groups of capacitors; 2) acquiring 128 digital codes corresponding to 128 groups of capacitors; 3) sorting the 128 groups of capacitors from maximum to minimum according to the 128 digital codes obtained in 2), and recording the 128 groups of capacitors after sorting as C1-C128; and 4) selecting 64 groups of capacitors from C33 to C96, and reconfiguring the 64 groups of capacitors in capacitor arrays of the capacitor-resistor analog-to-digital converter.
    Type: Application
    Filed: March 15, 2017
    Publication date: July 12, 2018
    Inventors: Hua FAN, Hadi HEIDARI, Franco MALOBERTI, Dagang LI, Daqian HU, Yuanjun CEN