Patents by Inventor Haining Yang

Haining Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240136357
    Abstract: A vertical transport field effect transistor (VTFET) comprising: a plurality of FET structures on a substrate; the plurality of FET structures comprising: a first n-type FET structure oriented in a first plane direction relative to the substrate; and a first p-type FET structure oriented in a second plane direction relative to the substrate; wherein the first n-type FET structure and the first p-type FET structure each comprises a FIN having a FIN height, H, wherein H defines the FIN height orthogonal to a surface of the substrate, each FIN being configured to transport charge carriers orthogonal to the surface of the substrate along the FIN height.
    Type: Application
    Filed: October 18, 2022
    Publication date: April 25, 2024
    Inventors: Xia Li, Bin Yang, Haining Yang
  • Publication number: 20240105797
    Abstract: Disclosed are apparatuses including transistor and methods for fabricating the same. The transistor may include a drain substantially enclosed in a drain silicide layer, wherein an integral drain via portion of the drain silicide layer is coupled to a second drain contact and wherein a first drain via couples the drain silicide layer to a first drain contact. The transistor may include a source substantially enclosed in a source silicide layer, wherein an integral source via portion of the source silicide layer is coupled to a second source contact and wherein a first source via couples the source silicide layer to a first source contact. The transistor may include a gate disposed between the source and the drain.
    Type: Application
    Filed: September 22, 2022
    Publication date: March 28, 2024
    Inventors: Qingqing LIANG, Haining YANG, Jonghae KIM, Periannan CHIDAMBARAM, George Pete IMTHURN
  • Publication number: 20240105728
    Abstract: Disclosed are standard cells, transistors, and methods for fabricating the same. In an aspect, a transistor includes a drain and a source each including a first drain/source silicide layer on a frontside surface of the drain/source and a second drain/source silicide layer on a backside surface of the drain/source. The first drain silicide layer is coupled to a first drain contact structure or the second drain silicide layer is coupled to a second drain contact structure. The first source silicide layer is coupled to a first source contact structure or the second source silicide layer is coupled to a second source contact structure. A gate structure is disposed between the source and the drain. A channel is at least partially enclosed by the gate structure and disposed between the source and the drain and is recessed from the backside surfaces of the source and drain.
    Type: Application
    Filed: September 21, 2023
    Publication date: March 28, 2024
    Inventors: Qingqing LIANG, Haining YANG, Jonghae KIM, Periannan CHIDAMBARAM, George Pete IMTHURN, Jun YUAN, Giridhar NALLAPATI, Deepak SHARMA
  • Patent number: 11901434
    Abstract: In some aspects, a semiconductor die includes an insulation layer disposed on a substrate, a gate spacer disposed in the insulation layer, a gate disposed between the gate spacer, a first dielectric gate layer disposed on the gate between the gate spacer, a second dielectric gate layer disposed on the first dielectric gate layer between the gate spacer, a gate contact coupled to the gate and in contact with the first dielectric gate layer and the second dielectric gate layer, and a source/drain contact that has a single inner spacer.
    Type: Grant
    Filed: April 30, 2021
    Date of Patent: February 13, 2024
    Assignee: QUALCOMM Incorporated
    Inventors: Junjing Bao, Haining Yang, Youseok Suh
  • Patent number: 11901427
    Abstract: In an aspect, a semiconductor device includes a gate. The gate includes a first portion that is located on one end of the gate, a second portion that is located on an opposite end of the gate from the first portion, and a third portion that is located in-between the first portion and the second portion. A first cap located on top of the first portion. A second cap located on top of the second portion. The third portion is capless. A gate contact is located on top of the third portion.
    Type: Grant
    Filed: April 15, 2021
    Date of Patent: February 13, 2024
    Assignee: QUALCOMM Incorporated
    Inventors: Haining Yang, Junjing Bao
  • Publication number: 20230369760
    Abstract: A multi-band, shared-aperture, circularly polarized phased array antenna relating to the field of antenna technology is disclosed. Specifically, two multi-band, shared-aperture, circularly polarized phased array antenna designs are disclosed. By integrating multiple circularly polarized endfire antennas with different operation bands into one aperture, a shared-aperture antenna array is achieved. The bandwidth and crossband port isolation of this antenna are enhanced, and the antenna also has the properties of miniaturization, feasibility, and ease of connection with circuits.
    Type: Application
    Filed: February 3, 2023
    Publication date: November 16, 2023
    Inventors: Yujian CHENG, Ruisen HAO, Jinfan ZHANG, Zongrui HE, Tingjun LI, Haining YANG, Hongbin WANG, Yong FAN, Yafei WU, Minghua ZHAO
  • Patent number: 11744059
    Abstract: Certain aspects are directed to a static random access memory (SRAM) including an SRAM cell with a pass-gate (PG) transistor having increased threshold voltage to improve the read margin of the SRAM cell. The SRAM generally includes a first SRAM cell having a pull-down (PD) transistor and a PG transistor coupled to the PD transistor. In certain aspects, the SRAM includes a second SRAM cell, the second SRAM cell being adjacent to the first SRAM cell and having a PD transistor and a PG transistor coupled to the PD transistor of the second SRAM cell. The SRAM may also include a gate contact region coupled to a gate region of the PG transistor of the first SRAM cell, wherein at least a portion of the gate contact region is offset from a midpoint between the first SRAM cell and the second SRAM cell.
    Type: Grant
    Filed: December 12, 2019
    Date of Patent: August 29, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Xia Li, Haining Yang, Bin Yang
  • Patent number: 11687766
    Abstract: Methods, systems, and devices for an artificial neural network are described. In one example, an artificial neuron in an artificial neural network may include a resistor coupled with an input line and configured to indicate a synaptic weight and a fuse coupled with the resistor. The artificial neuron may also include a selection component coupled with the fuse and configured to activate the fuse for programming the resistor, and a second selection component coupled with the resistor and an output line, the second selection component configured to select the resistor for a read operation.
    Type: Grant
    Filed: June 19, 2018
    Date of Patent: June 27, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Haining Yang, Periannan Chidambaram
  • Publication number: 20230009977
    Abstract: Source/drain contacts between transistor gates with abbreviated inner spacers for improved contact area are disclosed. Related methods of fabricating source/drain contacts and abbreviated inner spacers are also disclosed. Inner spacers formed on sidewalls of the gates of adjacent transistors are abbreviated to reduce an amount of the space the inner spacers occupy on the source/drain region, increasing a critical dimension of the source/drain contact. Abbreviated inner spacers extend from a top of the gate over a portion of the sidewalls to provide leakage current protection but do not fully extend to the semiconductor substrate. As a result, the critical dimension of the source/drain contact can extend from a sidewall on a first gate to a sidewall on a second gate. A source/drain contact formed between gates with abbreviated inner spacers has a greater surface area in contact with the source/drain region providing decreased contact resistance.
    Type: Application
    Filed: July 9, 2021
    Publication date: January 12, 2023
    Inventors: Junjing Bao, Haining Yang, Youseok Suh
  • Patent number: 11545483
    Abstract: Certain aspects of the present disclosure are directed to a semiconductor device. The semiconductor device generally includes a substrate, at least one silicon-on-insulator (SOI) transistor disposed above the substrate, a gate-all-around (GAA) transistor disposed above the substrate, and a fin field-effect transistor (FinFET) disposed above the substrate.
    Type: Grant
    Filed: December 12, 2019
    Date of Patent: January 3, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Xia Li, Haining Yang, Bin Yang
  • Publication number: 20220352347
    Abstract: In some aspects, a semiconductor die includes an insulation layer disposed on a substrate, a gate spacer disposed in the insulation layer, a gate disposed between the gate spacer, a first dielectric gate layer disposed on the gate between the gate spacer, a second dielectric gate layer disposed on the first dielectric gate layer between the gate spacer, a gate contact coupled to the gate and in contact with the first dielectric gate layer and the second dielectric gate layer, and a source/drain contact that has a single inner spacer.
    Type: Application
    Filed: April 30, 2021
    Publication date: November 3, 2022
    Inventors: Junjing BAO, Haining YANG, Youseok SUH
  • Publication number: 20220336346
    Abstract: A metal oxide metal (MOM) capacitor and methods for fabricating the same are disclosed. The MOM capacitor includes a first metal layer having a first plurality of fingers, each of the first plurality of fingers configured to have alternating polarities. A high resistance (Hi-R) conductor layer is disposed adjacent the first metal layer in a plane parallel to the first metal layer.
    Type: Application
    Filed: April 19, 2021
    Publication date: October 20, 2022
    Inventors: John Jianhong ZHU, Junjing BAO, Haining YANG
  • Publication number: 20220336608
    Abstract: In an aspect, a semiconductor device includes a gate. The gate includes a first portion that is located on one end of the gate, a second portion that is located on an opposite end of the gate from the first portion, and a third portion that is located in-between the first portion and the second portion. A first cap located on top of the first portion. A second cap located on top of the second portion. The third portion is capless. A gate contact is located on top of the third portion.
    Type: Application
    Filed: April 15, 2021
    Publication date: October 20, 2022
    Inventors: Haining YANG, Junjing BAO
  • Publication number: 20220328237
    Abstract: Disclosed is apparatus including a vertical spiral inductor. The vertical spiral inductor may include a plurality of dielectric layers formed on a substrate, a plurality of conductive layers, each of the plurality of conductive layers disposed on each of the plurality of dielectric layers, a plurality of insulating layers, each of the plurality of insulating layers disposed on each of the plurality of conductive layers, wherein each of the plurality of insulating layers separates each of the plurality of dielectric layers. A first spiral coil is arranged in a first plane perpendicular to the substrate, where the first spiral coil is formed of first portions of the plurality of conductive layers and a first set of vias of a plurality of vias, configured to connect the first portions of the plurality of conductive layers.
    Type: Application
    Filed: April 9, 2021
    Publication date: October 13, 2022
    Inventors: Xia LI, Bin YANG, Haining YANG
  • Publication number: 20220293513
    Abstract: Disclosed are examples of a device including a front side metallization portion having a front side BEOL. The device also includes a backside BEOL. The device also includes a substrate, where the substrate is disposed between the backside BEOL and the front side metallization portion. The device also includes a metal-insulator-metal (MIM) capacitor embedded in the backside BEOL.
    Type: Application
    Filed: March 11, 2021
    Publication date: September 15, 2022
    Inventors: Xia LI, Bin YANG, Haining YANG
  • Publication number: 20220271162
    Abstract: An exemplary high performance P-type field-effect transistor (PFET) fabricated on a silicon (Si) germanium (Ge)(SiGe) buffer layer with a SiGe source and drain having a Ge percentage higher than a threshold that causes dislocations at a Si substrate interface is disclosed. A source and drain including a Ge percentage above a 45% threshold provide increased compressive strain in the channel for higher performance of the PFET. Dislocations are avoided in the lattices of the source and drain by forming the PFET on a SiGe buffer layer rather than directly on a Si substrate and the SiGe buffer layer has a percentage of Ge less than a percentage of Ge in the source and drain. In one example, a lattice of the buffer layer is relaxed by implanting dislocations at an interface of the buffer layer and the Si substrate and annealing the buffer layer.
    Type: Application
    Filed: February 19, 2021
    Publication date: August 25, 2022
    Inventors: Bin Yang, Xia Li, Haining Yang
  • Publication number: 20220262723
    Abstract: An integrated circuit (IC) having an interconnect structure with metal lines with different conductive materials for different widths and a method for fabricating such an IC. An example IC generally includes an active layer and an interconnect structure disposed thereabove and comprising a plurality of metal layers and one or more vias landing on metal lines. At least one of the plurality of metal layers comprises one or more first metal lines and one or more second metal lines. The one or more first metal lines have one or more first widths and comprise a first conductive material including copper. The one or more second metal lines have one or more second widths and comprise a second conductive material different from the first conductive material, where the second widths are narrower than the first widths. The vias have one or more third widths and comprise a third conductive material.
    Type: Application
    Filed: February 16, 2021
    Publication date: August 18, 2022
    Inventors: Junjing BAO, John Jianhong ZHU, Haining YANG
  • Patent number: 11418861
    Abstract: An optical switching unit comprising: a plurality of arrays of multiple optical waveguides; and a switching structure controllable to direct light received from any of the optical waveguides in a first array of the plurality of arrays to one or more optical waveguides of each other array in the plurality of arrays.
    Type: Grant
    Filed: June 7, 2019
    Date of Patent: August 16, 2022
    Assignee: Huber+Suhner Polatis Limited
    Inventors: Brian Robertson, Daping Chu, Haining Yang
  • Patent number: 11404414
    Abstract: An integrated device that includes a substrate, a first transistor located over the substrate, where the first transistor includes a gate. The integrated device includes a first gate contact coupled to the gate of the first transistor, where the first gate contact is configured to be electrically coupled to an interconnect of the integrated device. The integrated device includes a second gate contact coupled to the gate, where the second gate contact is directly electrically coupled to only the gate.
    Type: Grant
    Filed: March 24, 2020
    Date of Patent: August 2, 2022
    Assignee: QUALCOMM Incorporated
    Inventors: Haining Yang, Xia Li, Bin Yang
  • Patent number: 11393819
    Abstract: Certain aspects of the present disclosure generally relate to a semiconductor device with buried rails (e.g., buried power and ground rails). One example semiconductor device generally includes a substrate; a first rail, wherein a portion of the first rail is disposed in the substrate, the portion of the first rail having a first width greater than a second width of another portion of the first rail; a second rail, wherein a portion of the second rail is disposed in the substrate, the portion of the second rail having a third width greater than a fourth width of another portion of the second rail; and one or more transistors disposed above the substrate and between the first rail and the second rail.
    Type: Grant
    Filed: July 9, 2020
    Date of Patent: July 19, 2022
    Assignee: QUALCOMM Incorporated
    Inventors: Xia Li, Bin Yang, Haining Yang