Patents by Inventor Hajime Washio

Hajime Washio has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120319935
    Abstract: An objective of the present invention is to provide a display device which operates with low power consumption and is highly flexible with respect to design of image display. Provided on a substrate which constitutes a liquid crystal panel are a normal display portion, in which image display is performed by typical active-matrix drive, and a memory display portion, in which image display is performed by memory drive. Each pixel in the memory display portion is shaped so as to include a curve or a side not parallel to either gate bus lines (GL) or source bus lines (SL). A plurality of pixel memory units (PMU), each including a flip-flop, are provided so as to correspond to their respective pixels in the memory display portion. Display data (DATA) is provided to the pixel memory unit (PMU(1)) that corresponds to the first stage of a shift register which is constituted by connecting the flip-flops in the plurality of pixel memory units (PMU) in series.
    Type: Application
    Filed: April 7, 2011
    Publication date: December 20, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventor: Hajime Washio
  • Patent number: 8330093
    Abstract: An ambient light sensor includes a first stack of at least two photodiodes, wherein a cathode of one of the at least two photodiodes is electrically connected to an anode of another of the at least two photodiodes. The ALS further includes a bias source for providing a bias voltage to the first stack, and at least one switch electrically connected to the first stack. The at least one switch is operative to periodically apply the bias voltage to and remove the bias voltage from the first diode stack.
    Type: Grant
    Filed: January 25, 2010
    Date of Patent: December 11, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Michael P. Coulson, Hajime Washio, Benjamin J. Hadwen, Sunay Shah
  • Patent number: 8325170
    Abstract: An occupying area of a digital system signal line driver circuit in an image display device is large and this hinders the miniaturization of the display device. A memory circuit and a D/A converter circuit in the signal line driver circuit are commonly used for n (ā€œnā€ is a natural number equal to or larger than 2) signal lines. One horizontal scanning period is divided into n periods and the memory circuit and the D/A converter circuit each perform processing for different signal lines during each of the divided periods. Thus, all the signal lines can be driven. Therefore, the number of memory circuits and the number of D/A converter circuits in the signal line driver circuit can be reduced to one n-th in a conventional case.
    Type: Grant
    Filed: December 16, 2009
    Date of Patent: December 4, 2012
    Assignees: Semiconductor Energy Laboratory Co., Ltd., Sharp Kabushiki Kaisha
    Inventors: Yukio Tanaka, Munehiro Azami, Yasushi Kubota, Hajime Washio
  • Patent number: 8248348
    Abstract: A level shift circuit includes first and second level shifters which respectively output first and second output signals that are produced by level shifting two kinds of input clock signals whose high level periods do not overlap. The level shift circuit also includes control transistors and control lines which, together, prevent a feedthrough current from flowing into the second level shifter when the first output signal is high level, and prevent a feedthrough current from flowing into the first level shifter when the second output signal is high level, so as to suspend the level shift operation of the first and second level shifters. With the level shift circuit, power consumption during a specific time period in a non-active period of the clock signal can be eliminated, where the specific time period of one clock signal is the active period of the other clock signal.
    Type: Grant
    Filed: June 19, 2007
    Date of Patent: August 21, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Seijirou Gyouten, Hajime Washio, Eiji Matsuda, Sachio Tsujino, Shunsuke Hayashi
  • Patent number: 8174479
    Abstract: In one embodiment of the present invention, the present shift register is a shift register provided in a display device by which a partial-screen display is available. The shift register includes a shift stopping circuit that is provided in an in-between stage, and stops operation of the shift register between a first stage and a last stage of the shift register in partial-screen display. The shift register also includes a circuit that is provided in a stage other than the in-between stage in such a manner that the circuit does not perform signal processing but serves as a signal path. The circuit is same as the shift stopping circuit in configuration. The foregoing allows improvement in display quality of the display device employing the present shift register.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: May 8, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Seijirou Gyouten, Noboru Matsuda, Hajime Washio
  • Patent number: 8144103
    Abstract: A driving circuit of a display device is disclosed in accordance with an embodiment of the present invention creates a non-display area on a display section of the display device so that a partial-screen display becomes available. The driving circuit includes a shift register and a signal processing circuit that processes a signal tapped off from the shift register. In partial-screen display, the signal processing circuit interrupts a signal tapped off from a predetermined stage of the shift register. This makes it possible to realize a driving circuit of a display device by which a high-quality display is possible with a small circuit area.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: March 27, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Seijirou Gyouten, Noboru Matsuda, Hajime Washio
  • Patent number: 8130216
    Abstract: An example control signal generating circuit CTL for controlling the writing into pixels PIX instructs a data signal line drive circuit SD2, which is for driving pixels in a non-display area, to write a voltage VB or a voltage VW which are for non-displaying, not only in the first frame but also once in a predetermined number of frames. In other words, the pixels in the display area are refreshed at intervals longer than those in the case of refreshing the pixels in each frame.
    Type: Grant
    Filed: August 2, 2007
    Date of Patent: March 6, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hajime Washio, Yasuyoshi Kaise, Sachio Tsujino, Kazuhiro Maeda, Keiji Takahashi, Yasushi Kubota, Toshiya Aoki
  • Patent number: 8098225
    Abstract: In an embodiment, a sampling signal to each data signal line is generated by using an output signal outputted from each flip-flop, and a precharge signal by which the data signal line to which the sampling signal is to be outputted is precharged is generated by using an output signal outputted from an output terminal of the flip-flop. Further, by providing a NOR circuit, an active period of the precharge signal and an active period of the sampling signal are prevented from overlapping each other. With this, in an embodiment of a display device driving circuit, including a precharge circuit, which causes a precharge power supply to precharge signal supply lines, the number of shift registers and the size of a circuit can be reduced.
    Type: Grant
    Filed: May 10, 2005
    Date of Patent: January 17, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Hajime Washio
  • Patent number: 8098226
    Abstract: The subject invention provides a drive circuit for a display apparatus, comprising: a shift register; and a pulse generation circuit for generating a drive pulse signal using an output pulse signal generated in the shift register, wherein: the pulse generation circuit forms a pulse-starting edge and a pulse-termination edge of the drive pulse signal using a rise or a fall of pulse resulting from activation of the output pulse signal. On this account, pulse generation can be performed with high accuracy in a pulse generation circuit used for a drive circuit for a display apparatus or the like.
    Type: Grant
    Filed: June 12, 2006
    Date of Patent: January 17, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Makoto Yokoyama, Hajime Washio, Yuhichiroh Murakami, Hiroyuki Adachi, Kenji Hyodo
  • Patent number: 8098224
    Abstract: A driver circuit for a display device includes NOR circuits on the input side of switches for controlling precharge of data signal lines and selected pixels connected to the data signal lines. While a video signal is written onto a data signal line, a signal instructing precharge of another data signal line is inputted from a shift register to the NOR circuits. A simultaneous precharge instruction signal is inputted from outside to the NOR circuits. According to this arrangement, precharge is performed in both a period in which a video signal is supplied to a data signal line and a period in which no video signal is supplied to any of the data signal lines. As a result, it is possible to perform precharge even with a precharge power source having relatively low driving capability, and to precharge the signal supply lines of the display device sufficiently.
    Type: Grant
    Filed: February 9, 2005
    Date of Patent: January 17, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hajime Washio, Yuhichiroh Murakami, Seijirou Gyouten
  • Patent number: 7978169
    Abstract: There are provided: a first logic operation circuit which performs a logic operation using a high-amplitude logic signal; a transmission system having a load capacitance; and a low-voltage signal generator which is a step-down level shifter transforming an incoming high-amplitude logic signal from the first logic operation circuit to a low-amplitude logic signal having a lower amplitude than the high-amplitude logic signal for output to the transmission system. In the configuration, the first logic operation circuit operates based on a high-amplitude logic signal, and is therefore free from malfunctions and performs operations at high speed. Further, the transmission system introducing a load capacitance transmits a low-amplitude logic signal and therefore restrains increases in electric power consumption and occurrence of unnecessary radiation.
    Type: Grant
    Filed: February 21, 2008
    Date of Patent: July 12, 2011
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hidehiko Yamashita, Hajime Washio, Yasushi Kubota, Graham Andrew Cairns, Michael James Brownlow
  • Publication number: 20110114824
    Abstract: An ambient light sensor includes a first stack of at least two photodiodes, wherein a cathode of one of the at least two photodiodes is electrically connected to an anode of another of the at least two photodiodes. The ALS further includes a bias source for providing a bias voltage to the first stack, and at least one switch electrically connected to the first stack. The at least one switch is operative to periodically apply the bias voltage to and remove the bias voltage from the first diode stack.
    Type: Application
    Filed: January 25, 2010
    Publication date: May 19, 2011
    Inventors: Michael P. Coulson, Hajime Washio, Benjamin J. Hadwen, Sunay Shah
  • Patent number: 7791581
    Abstract: In a shift register block according to the present invention, a plurality of flip-flops F/F(1), F/F(2), . . . F/F(n) constitute a shift register SR, and each adjacent ones of these flip-flops are therebetween having a corresponding one of waveform processing circuits WR(1) through WR(n), so that the shift register SR and the waveform processing circuits WR(1) and WR(n) are linearly aligned. With such an arrangment, it is possible to reduce area occupied by a signal line driving circuit including the shift register block, thereby narrowing the frame area of a display device.
    Type: Grant
    Filed: November 18, 2003
    Date of Patent: September 7, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Kazuhiro Maeda, Hajime Washio, Eiji Matsuda, Yuhichiroh Murakami
  • Patent number: 7786968
    Abstract: An output pulse of a flip flop is delayed in a delay inverter circuit before supplied to an input terminal of a level shifter. Then, an output pulse of the next stage flip flop is supplied to a reset terminal of the first flip flop and also to an enable terminal of the level shifter. Further, the level shifter output a sampling pulse with a beginning end equal to the beginning end of the pulse supplied to the input terminal and a terminal and equal to the beginning and of the pulse supplied to the enable terminal. With this arrangement, the subject invention provides a pulse output circuit, a driving circuit for a display device using the pulse output circuit, a display device and a pulse output method, that reduce delay of the terminal end of the pulse in sequentially outputting pulses from plural output terminals.
    Type: Grant
    Filed: December 3, 2004
    Date of Patent: August 31, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Makoto Yokoyama, Hajime Washio, Yuhichiroh Murakami, Kenji Hyoudou, Hiroshi Murofushi
  • Patent number: 7764263
    Abstract: A driver circuit of a display apparatus is provided with a nor circuit in each output line of a timing pulse. To the nor circuit, inputted are a timing pulse to be supplied to the output line and a pre-charge pulse for pre-charging a data signal line SL to which a write signal is being inputted based on the timing pulse. With this structure, it is possible to realize a driver circuit storing a pre-charge circuit of a display apparatus, which can surely prevent a collision between a pre-charge potential and a potential of a video signal in a signal supply line when pre-charging the signal supply line from a pre-charge power supply of a small driving performance, while maintaining the number of stages in the shift register to be the required minimum number.
    Type: Grant
    Filed: February 9, 2005
    Date of Patent: July 27, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Hajime Washio
  • Patent number: 7741985
    Abstract: A digital/analogue converter for converting an input n-bit digital code, where n is an integer greater than one, has an n-bit digital input and an output for connection to a load, and includes: an array of (n?1) switched capacitors; and a switching arrangement. In one example embodiment, the switching arrangement is adapted, in a zeroing phase of operation, to connect a first reference voltage to the first plate of at least one capacitor of the array and to connect a second plate of the at least one capacitor to a voltage that, for at least one value of the input digital code, is different from the first reference voltage and is further adapted, in a decoding phase of operation, to enable, dependent on the value of the input digital code, injection of charge into the at least one capacitor. In one example embodiment, the converter may be a bufferless converter having an output for direct connection to a capacitive load.
    Type: Grant
    Filed: January 11, 2006
    Date of Patent: June 22, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yasushi Kubota, Kazuhiro Maeda, Hajime Washio, Patrick Zebedee
  • Patent number: 7733321
    Abstract: A shift register includes plural stages of flip-flops. The last-stage flip-flop Fn and the flip-flop Fn?1 that is the preceding flip-flop thereof are reset by inputting thereto an output signal from the last-stage flip-flop. A delaying means is provided, between an output terminal Q of the last-stage flip-flop for outputting the output signal and an input terminal R of the last-stage flip-flop for receiving the output signal, for delaying an input of the output signal to the input terminal R. The flip-flop Fn is reset at same time or after the preceding flip-flop Fn?1 is reset. With this arrangement, it is possible to prevent malfunctions of circuits due to a failure to reset the flip-flops.
    Type: Grant
    Filed: October 5, 2006
    Date of Patent: June 8, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Shunsuke Hayashi, Seijirou Gyouten, Hajime Washio, Eiji Matsuda, Sachio Tsujino, Yuichiro Murakami
  • Publication number: 20100103153
    Abstract: A plurality of scanning signal lines GLn divided into groups, and each group is made up of three scanning signal lines GLnR, GLnG and GLnB, and a plurality of pixels are divided into pixel blocks, and each pixel block is made up of three pixels PR (n, m), PG (n, m) and PB (n, m) respectively connected to the scanning signal lines GLnR, GLnG and GLnB. These pixels PR (n, m), PG (n, m) and PB (n, m) are connected to a common data signal line SLm. To the scanning signal lines GLnR, GLnG, GLnB, scanning pulses are sequentially outputted to the scanning signal lines GLnR, GLnG and GLnB from shift registers SRnR, SRnG and SRnB, and video signals for R, G and B are outputted to the data signal line SLm from a driver IC by time division.
    Type: Application
    Filed: December 18, 2009
    Publication date: April 29, 2010
    Inventors: Masakazu Satoh, Hajime Washio, Sadahiko Yasukawa
  • Patent number: 7701426
    Abstract: In each horizontal period, by switching ON switches respectively provided for three data signal lines for R, G and B in a group at the same time only in a predetermined period, the data signal lines in the group are preliminary charged to a predetermined potential at the same time before a data signal supply period. In a subsequent data signal supply period, respective switches of data signal lines for R, G and B are switched ON sequentially, to sequentially supply respective data for R, G and B to pixels on a scanning signal line as selected are supplied via data signal lines. As a result, in a display device driven by time-division based on a group of sequentially provided data signal lines, it is possible to suppress up-throw potential fluctuations when display.
    Type: Grant
    Filed: September 15, 2004
    Date of Patent: April 20, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Makoto Yokoyama, Hajime Washio, Yuhichiroh Murakami, Etsuo Yamamoto
  • Publication number: 20100090994
    Abstract: An occupying area of a digital system signal line driver circuit in an image display device is large and this hinders the miniaturization of the display device. A memory circuit and a D/A converter circuit in the signal line driver circuit are commonly used for n (ā€œnā€ is a natural number equal to or larger than 2) signal lines. One horizontal scanning period is divided into n periods and the memory circuit and the D/A converter circuit each perform processing for different signal lines during each of the divided periods. Thus, all the signal lines can be driven. Therefore, the number of memory circuits and the number of D/A converter circuits in the signal line driver circuit can be reduced to one n-th in a conventional case.
    Type: Application
    Filed: December 16, 2009
    Publication date: April 15, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Yukio Tanaka, Munehiro Azami, Yasushi Kubota, Hajime Washio