Patents by Inventor Harry Luan

Harry Luan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230217643
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of memory cells. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. The memory cells preferably are thyristors. Methods of fabricating the array are described.
    Type: Application
    Filed: March 14, 2023
    Publication date: July 6, 2023
    Inventor: Harry Luan
  • Patent number: 11605636
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of memory cells. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. The memory cells preferably are thyristors. Methods of fabricating the array are described.
    Type: Grant
    Filed: August 18, 2020
    Date of Patent: March 14, 2023
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Patent number: 11444085
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells with silicon-germanium base regions. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. Methods of fabricating the array are described.
    Type: Grant
    Filed: April 13, 2021
    Date of Patent: September 13, 2022
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Patent number: 11444084
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells and associated peripheral circuitry. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Methods of fabricating the array are described.
    Type: Grant
    Filed: March 30, 2021
    Date of Patent: September 13, 2022
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Patent number: 11282840
    Abstract: Isolation between vertical thyristor memory cells in an array is improved with isolation regions between the vertical thyristor memory cells. The isolation regions are formed by electrically isolating cores surrounded by insulating material, such as silicon dioxide, in trenches between the memory cells. The electrically isolating cores may be tubes of air or conducting rods. Methods of constructing the isolation regions in a processes for manufacturing vertical thyristor memory cell arrays are also disclosed.
    Type: Grant
    Filed: December 30, 2019
    Date of Patent: March 22, 2022
    Assignee: Kilopass Technology, Inc.
    Inventors: Harry Luan, Valery Axelrad
  • Patent number: 11222681
    Abstract: Integrated circuit devices having multiple level arrays of thyristor memory cells are created using a stack of ONO layers through which NPNPNPN layered silicon pillars are epitaxially grown in-situ. Intermediate conducting lines formed in place of the removed nitride layer of the ONO stack contact the middle P-layer of silicon pillars. The silicon pillars form two arrays of thyristor memory cells, one stacked upon the other, having the intermediate conducting lines as common connections to both arrays. The stacked arrays can also be provided with assist-gates.
    Type: Grant
    Filed: April 28, 2020
    Date of Patent: January 11, 2022
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Patent number: 11114438
    Abstract: A method of writing data into a volatile thyristor memory cell array and maintaining the data with refresh is disclosed.
    Type: Grant
    Filed: November 5, 2020
    Date of Patent: September 7, 2021
    Assignee: TC Lab, Inc.
    Inventors: Harry Luan, Bruce L. Bateman, Valery Axelrad, Charlie Cheng
  • Publication number: 20210233767
    Abstract: A method of making stacked lateral semiconductor devices is disclosed. The method includes depositing a stack of alternating layers of different materials. Slots or holes are cut through the layers for subsequent formation of single crystal semiconductor fences or pillars. When each of the alternating layers of one material are removed space is provided for formation of single crystal semiconductor devices between the remaining layers. The devices are doped as the single crystal silicon is formed.
    Type: Application
    Filed: April 13, 2021
    Publication date: July 29, 2021
    Inventor: Harry Luan
  • Publication number: 20210233912
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells with silicon-germanium base regions. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. Methods of fabricating the array are described.
    Type: Application
    Filed: April 13, 2021
    Publication date: July 29, 2021
    Inventor: Harry Luan
  • Publication number: 20210217753
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells and associated peripheral circuitry. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Methods of fabricating the array are described.
    Type: Application
    Filed: March 30, 2021
    Publication date: July 15, 2021
    Inventor: Harry Luan
  • Patent number: 10978456
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells with silicon-germanium base regions. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. Methods of fabricating the array are described.
    Type: Grant
    Filed: June 26, 2020
    Date of Patent: April 13, 2021
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Patent number: 10978297
    Abstract: A method of making stacked lateral semiconductor devices is disclosed. The method includes depositing a stack of alternating layers of different materials. Slots or holes are cut through the layers for subsequent formation of single crystal semiconductor fences or pillars. When each of the alternating layers of one material are removed space is provided for formation of single crystal semiconductor devices between the remaining layers. The devices are doped as the single crystal silicon is formed.
    Type: Grant
    Filed: May 24, 2018
    Date of Patent: April 13, 2021
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Patent number: 10964699
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells and associated peripheral circuitry. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Methods of fabricating the array are described.
    Type: Grant
    Filed: February 25, 2020
    Date of Patent: March 30, 2021
    Assignee: TCLab, Inc.
    Inventor: Harry Luan
  • Publication number: 20210057415
    Abstract: A method of writing data into a volatile thyristor memory cell array and maintaining the data with refresh is disclosed.
    Type: Application
    Filed: November 5, 2020
    Publication date: February 25, 2021
    Inventors: Harry Luan, Bruce L. Bateman, Valery Axelrad, Charlie Cheng
  • Publication number: 20200381434
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of memory cells. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. The memory cells preferably are thyristors. Methods of fabricating the array are described.
    Type: Application
    Filed: August 18, 2020
    Publication date: December 3, 2020
    Inventor: Harry Luan
  • Publication number: 20200328214
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells with silicon-germanium base regions. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. Methods of fabricating the array are described.
    Type: Application
    Filed: June 26, 2020
    Publication date: October 15, 2020
    Inventor: Harry Luan
  • Patent number: 10748903
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of memory cells. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. The memory cells preferably are thyristors. Methods of fabricating the array are described.
    Type: Grant
    Filed: April 19, 2018
    Date of Patent: August 18, 2020
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Publication number: 20200258562
    Abstract: Integrated circuit devices having multiple level arrays of thyristor memory cells are created using a stack of ONO layers through which NPNPNPN layered silicon pillars are epitaxially grown in-situ. Intermediate conducting lines formed in place of the removed nitride layer of the ONO stack contact the middle P-layer of silicon pillars. The silicon pillars form two arrays of thyristor memory cells, one stacked upon the other, having the intermediate conducting lines as common connections to both arrays. The stacked arrays can also be provided with assist-gates.
    Type: Application
    Filed: April 28, 2020
    Publication date: August 13, 2020
    Inventor: Harry Luan
  • Patent number: 10700069
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells with silicon-germanium base regions. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Select transistors enable the use of folded bit lines. Methods of fabricating the array are described.
    Type: Grant
    Filed: June 13, 2018
    Date of Patent: June 30, 2020
    Assignee: TC Lab, Inc.
    Inventor: Harry Luan
  • Publication number: 20200194432
    Abstract: A semiconductor structure for a DRAM is described having multiple layers of arrays of thyristor memory cells and associated peripheral circuitry. Memory cells in a vertical string extending through the layers have an electrical connection to one terminal of the memory cells in that string. Word lines couple the strings together. Each layer of the array also includes bit line connections to memory cells on that layer. Methods of fabricating the array are described.
    Type: Application
    Filed: February 25, 2020
    Publication date: June 18, 2020
    Inventor: Harry Luan