Patents by Inventor Hee-Woong Song

Hee-Woong Song has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090206901
    Abstract: A duty cycle correction circuit includes a signal generating unit including a first signal generating unit coupled to a power supply voltage terminal and configured to output a complementary output signal of an output signal in response to a clock signal, and a second signal generating unit coupled to the power supply voltage terminal and configured to output the output signal in response to a complementary clock signal of the clock signal; a variable resistor unit coupled between the first and second signal generating units configured to vary an amount of current flowing into the signal generating unit according to a duty correction control signal, the duty correction control signal having a voltage level determined based on a voltage level of the output signal; and a current source coupled between the variable resistor unit and a ground voltage terminal configured to supply current to the signal generating unit.
    Type: Application
    Filed: December 11, 2008
    Publication date: August 20, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Hee Woong Song, Yong Ju Kim, Sung Woo Han, Jae Min Jang, Hyung Soo Kim, Ji Wang Lee, Chang Kun Park, Ic Su Oh, Hae Rang Choi, Tae Jin Hwang
  • Publication number: 20090206900
    Abstract: A duty cycle correction circuit capable of reducing current consumption and that includes a back-bias voltage supply circuit for supplying back-bias voltages, wherein a duty cycle of an input clock is reflected on the back-bias voltages; and a buffer for adjusting the duty cycle of the input clock and configured to receive the back-bias voltages.
    Type: Application
    Filed: July 7, 2008
    Publication date: August 20, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Hee Woong Song, Yong Ju Kim, Sung Woo Han, Jae Min Jang, Hyung Soo Kim, Ji Wang Lee, Chang Kun Park, Ic Su Oh, Hae Rang Choi, Tae Jin Hwang
  • Publication number: 20090146700
    Abstract: A duty ratio correction circuit including a reference clock generation block configured to generate first and second reference clocks that synchronize with rising and falling edges of an external clock and have a primarily corrected duty ratio, and a duty ratio adjustment block for generating first and second internal clocks in response to the first and second reference clocks, and secondarily correcting a duty ratio of the first and second reference clocks by adjusting phases of the first and second reference clocks by means of plural digital control signals generated according to phase difference between the first and second internal clocks.
    Type: Application
    Filed: July 23, 2008
    Publication date: June 11, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Yong Ju Kim, Kun Woo Park, Kyung Hoon Kim, Hee Woong Song, Ic Su Oh, Hyung Soo Kim, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090149142
    Abstract: A receiver circuit is capable of improving its operating characteristics. The receiver circuit includes a variable converter configured to output off-set control voltages in a first output range in a first operation mode and output the off-set control voltages in a second output range in a second operation mode according to a test mode activation signal, and a sense amplifier configured to sense input data based on a sensitivity, wherein the sensitivity is controlled by the off-set control voltages.
    Type: Application
    Filed: July 24, 2008
    Publication date: June 11, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Tae Jin Hwang, Kun Woo Park, Yong Ju Kim, Hee Woong Song, Ic Su Oh, Hyung Soo Kim, Hae Rang Choi, Ji Wang Lee, Jae Min Jang
  • Publication number: 20090128214
    Abstract: A data receiver includes a plurality of amplifiers for receiving data in response to clock signals having a predetermined phase difference, and amplifying the received data by performing an equalization function based on feedback data, thereby outputting amplification signals, and a plurality of latches for latching output of the amplifiers, respectively. One amplifier receives the amplification signal, as feedback data, from another amplifier receiving a clock signal having a phase more advanced than a phase of a clock signal received in the one amplifier.
    Type: Application
    Filed: July 21, 2008
    Publication date: May 21, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Hyung Soo Kim, Kun Woo Park, Yong Ju Kim, Hee Woong Song, Ic Su Oh, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090129459
    Abstract: A semiconductor integrated circuit equipped with an equalizer which has a circuit structure simpler than that of a related equalizer according to an FFE scheme or a DFE scheme and is capable of preventing a noise component from being amplified. The data receiver includes a plurality of receiver units, wherein each receiver unit includes a plurality of level detectors which detect different levels, and an encoder, in which the level detectors receive data according to a clock signal having a predetermined phase difference and perform an amplification operation including an equalization function based on feedback data, thereby outputting an amplification signal, and wherein level detectors of one receiver unit receive an amplification signal, as the feedback data, from level detectors of another receiver unit that receives a first clock signal having a phase more advanced than a phase of a second clock signal received in one receiver unit.
    Type: Application
    Filed: July 22, 2008
    Publication date: May 21, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Hyung Soo Kim, Kun Woo Park, Yong Ju Kim, Hee Woong Song, Ic Su Oh, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090128200
    Abstract: A receiver circuit capable of controlling setup/hold time includes a first phase transmission unit configured to generate a first output signal by detecting input data according to plural detection levels while being synchronized with a first clock signal, and controlling setup/hold time of the first output signal based on a level of a first offset voltage, a level converter configured to control a voltage level of the first output signal according to a first code, and a second phase transmission unit configured to receive an output signal of the level converter for as a second offset voltage while being synchronized with a second clock signal, to generate a second output signal by detecting the input data according to the detection levels, and to control setup/hold time of the second output signal.
    Type: Application
    Filed: July 17, 2008
    Publication date: May 21, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Tae-Jin Hwang, Kun-Woo Park, Yong-Ju Kim, Hee-Woong Song, Ic-Su Oh, Hyung-Soo Kim, Hae-Rang Choi, Ji-Wang Lee
  • Publication number: 20090128192
    Abstract: A data receiver of a semiconductor integrated circuit includes an amplifier that outputs an amplified signal by detecting and amplifying received data using equalization function according to feedback data, a detecting unit that detects a period when data is not received in the amplifier and outputs a detecting signal, and an equalization function control unit that stops the equalization function of the amplifier in response to the detecting signal.
    Type: Application
    Filed: July 18, 2008
    Publication date: May 21, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Hyung Soo Kim, Kun Woo Park, Yong Ju Kim, Hee Woong Song, Ic Su Oh, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090121757
    Abstract: A data center tracking circuit includes a clock tree, a sensing block, and a delay compensation block. The clock tree includes a plurality of clock buffers connected in series, buffers a clock, and outputs an output signal. The sensing block senses the phase change of the output signal on the basis of the clock, and outputs a sensing signal. The delay compensation block adjusts current to be supplied to the clock tree in response to the sensing signal, and adjusts the phase of the output signal.
    Type: Application
    Filed: July 16, 2008
    Publication date: May 14, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Yong Ju Kim, Hee Woong Song, Ic Su Oh, Hyung Soo Kim, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090116596
    Abstract: A receiver circuit according to the invention includes a first phase transmission unit that is synchronized with a first clock, detects input data according to a plurality of detection levels, and transmits a first output signal, a first discharging control unit that controls a second phase transmission unit in response to the first output signal and adjusts the transmission speed of the second phase transmission unit by changing a node potential where an output of the second phase transmission is determined, and the second phase transmission unit that is synchronized with a second clock, detects the input data according to an output of the first discharging control unit, and transmits a second output signal.
    Type: Application
    Filed: July 9, 2008
    Publication date: May 7, 2009
    Applicant: Hynix Semiconductor, Inc.
    Inventors: Ic Su Oh, Kun Woo Park, Yong Ju Kim, Hee Woong Song, Hyung Soo Kim, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090116306
    Abstract: A semiconductor memory device includes a delay locked loop circuit that can control input/output timing of data according to a system clock of a high frequency. The semiconductor memory device includes a phase comparator configured to detect a phase difference between an internal clock and a reference clock to output a state signal having a pulse width corresponding to the detected phase difference, a phase adjuster configured to generate a digital code for determining a delay time corresponding to the state signal for locking a phase of the internal clock, a digital-to-analog converter configured to convert the digital code to an analog voltage, and a multiphase delay signal generator configured to delay the internal clock according to a bias voltage corresponding to the analog voltage to feed back the delayed internal clock as the internal clock and generate multiphase delay signals.
    Type: Application
    Filed: October 31, 2008
    Publication date: May 7, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Hee-Woong SONG, Kun-Woo Park, Yong-Ju Kim, Ic-Su Oh, Hyung-Soo Kim, Tae-Jin Hwang, Hae-Rang Choi, Ji-Wang Lee
  • Publication number: 20090097608
    Abstract: A phase detecting circuit includes a first node that outputs a pull-up control signal, a second node that outputs a pull-down control signal, an initializing unit that initializes voltage levels of the first and second nodes in response to a pre-charge signal, a data input unit to which receives a receiver data, a phase comparison unit that compares a phase of a receiver clock and a phase of the receiver data input to the data input unit to control the voltage levels of the first and second nodes, and a charging/discharging unit that charges or discharges electric charges that are applied to the first and second nodes.
    Type: Application
    Filed: February 5, 2008
    Publication date: April 16, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Hee Woong Song, Kun Woo Park, Yong Ju Kim, Jong Woon Kim, Ic Su Oh, Hyung Soo Kim, Tae Jin Hwang
  • Publication number: 20090092215
    Abstract: A data relay apparatus according to one embodiment described herein can include a phase detection unit that can detect a phase difference between a clock output from a transmitter and a clock output from a receiver, and generate a plurality of phase detection signals, a data relay control unit that can distinguish a difference in clock timing between the clocks of the transmitter and the receiver in response to the plurality of phase detection signals, and output a relay data selection signal and a relay control clock, and a data relay unit that can transmit data output from the receiver to the transmitter in response to the relay data selection signal and the relay control clock.
    Type: Application
    Filed: February 27, 2008
    Publication date: April 9, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Ic-Su Oh, Kun-Woo Park, Yong-Ju Kim, Hee-Woong Song, Hyung-Soo Kim, Tae-Jin Hwang, Hae-Rang Choi, Ji-Wang Lee
  • Publication number: 20090067278
    Abstract: A data output circuit for a semiconductor memory apparatus includes a driver control signal generating unit that has a plurality of control signal generating units, each of which generates a driver unit control signal in response to a test signal during a test, and generates the driver unit control signal according to whether or not a fuse is cut after the test is completed, a first driver that has a plurality of driver units, each of which is activated in response to the driver unit control signal to drive a first data signal as an input signal and to output the driven first data signal to an output node, a signal combining unit that generates a first driver control signal in response to the driver unit control signal and an enable signal, and a second driver that has a plurality of driver units, each of which is activated in response to the first driver control signal to drive a second data signal as an input signal and to output the driven second data signal to the output node, and the number of driver uni
    Type: Application
    Filed: July 8, 2008
    Publication date: March 12, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Hae Rang Choi, Kun Woo Park, Yong Ju Kim, Hee Woong Song, Ic Su Oh, Hyung Soo Kim, Tae Jin Hwang, Ji Wang Lee
  • Publication number: 20090058476
    Abstract: A receiver circuit for sensing and transmitting input data in sync with a plurality of clock signals having mutually different phase sequentially enabled comprising a sense amplifier configured to receive, as offset voltages, first signals which can be obtained by amplifying the input data in sync with a first clock signal of the plurality of clock signals, being driven in sync with a second clock signal enabled subsequently to the first clock signal, and outputting second signals, and a discharging controller configured to control a discharging speed of the sense amplifier according to the offset voltages to control a driven speed of the sense amplifier.
    Type: Application
    Filed: July 10, 2008
    Publication date: March 5, 2009
    Applicant: Hynix Semiconductor, Inc.
    Inventors: Ic Su Oh, Kun Woo Park, Yong Ju Kim, Hee Woong Song, Hyung Soo Kim, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090060083
    Abstract: A receiver circuit includes a voltage controller configured to output an offset voltage varied according to a control code; and a multilevel receiving block configured to be controlled by the offset voltage and to amplify and output input data signal having multilevels.
    Type: Application
    Filed: July 2, 2008
    Publication date: March 5, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Tae-Jin Hwang, Kun-Woo Park, Yong-Ju Kim, Hee-Woong Song, Ic-Su Oh, Hyung-Soo Kim, Hae-Rang Choi, Ji-Wang Lee
  • Publication number: 20090059703
    Abstract: A receiver circuit is described herein, comprising a first data determining unit configured to detect and amplify a voltage level difference between first and second external data and generate first and second sense signals and to generate first internal data in response to the first and second sense signals, a first offset control unit configured to generate first and second offset signals in response to the first and second sense signals, the first and second offset signals swinging between a maximum voltage level and a minimum voltage level determined based on a first code, a second data determining unit configured to detect and amplify the voltage level difference between the first and second external data to generate third and fourth sense signals and to generate second internal data in response to the third and fourth sense signals; and a second offset control unit for generating third and fourth offset signals in response to the third and fourth sense signals, the third and fourth offset signals swingi
    Type: Application
    Filed: July 11, 2008
    Publication date: March 5, 2009
    Applicant: Hynix Semiconductor, Inc.
    Inventors: Tae Jin Hwang, Yong Ju Kim, Hee Woong Song, Ic Su Oh, Hyung Soo Kim, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090045862
    Abstract: A clock generating circuit of a semiconductor memory apparatus includes a phase splitter that delays a clock to generate a delayed clock and inverts the clock to generate an inverted clock, and a clock buffer that buffers the delayed clock and the inverted clock and outputs a rising clock and a falling clock.
    Type: Application
    Filed: July 2, 2008
    Publication date: February 19, 2009
    Applicant: HYNIX SEMICONDUCTOR, INC.
    Inventors: Yong Ju Kim, Kun Woo Park, Dae Han Kwon, Hee Woong Song, Ic Su Oh, Hyung Soo Kim, Tae Jin Hwang, Hae Rang Choi, Ji Wang Lee
  • Publication number: 20090041172
    Abstract: A phase detection circuit includes a phase frequency detector for comparing a first input signal and a second input signal and outputting a first phase comparison signal and a second phase comparison signal, and a sensing circuit for sensing a pulse width difference between the first phase comparison signal and the second phase comparison signal and outputting phase detection signals which have different logic values.
    Type: Application
    Filed: January 23, 2008
    Publication date: February 12, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Yong Ju Kim, Kun Woo Park, Jong Woon Kim, Hee Woong Song, Ic Su Oh, Hyung Soo Kim, Tae Jin Hwang
  • Publication number: 20090041154
    Abstract: An apparatus for transmitting a signal in a semiconductor integrated circuit includes a multilevel transmission control block that outputs a plurality of bits of an input signal in serial or parallel according to whether a multilevel transmission operation is performed or not, and a signal processing block that selectively performs the multilevel transmission operation according to a form of the input signal, which are output in serial or parallel from the multilevel transmission control block.
    Type: Application
    Filed: December 28, 2007
    Publication date: February 12, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Hyung Soo Kim, Kun Woo Park, Yong Ju Kim, Jong Woon Kim, Hee Woong Song, Ic Su Oh, Tae Jin Hwang