Patents by Inventor Henry Wei-Ming Chung

Henry Wei-Ming Chung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5798299
    Abstract: A multilevel interconnect structure which has a first horizontal metallic conductor disposed on the top of a previously formed first contact/via dielectric where the contact/via dielectric contains a contact/via hole. A horizontal interconnect is deposited over the first contact/via dielectric and has a first surface defined by the thickness and linewidth of the horizontal interconnect. A vertical metallic conductor is deposited in the contact/via hole to form a contact/via plug which extends through the dielectric and contacts the first surface of the horizontal interconnect. The process may be used to form additional levels and to form a plurality of similar horizontal and vertical metallic interconnects.
    Type: Grant
    Filed: May 1, 1996
    Date of Patent: August 25, 1998
    Assignee: National Semiconductor Corporation
    Inventor: Henry Wei-Ming Chung
  • Patent number: 5759886
    Abstract: Surface-channel NMOS and PMOS transistors are formed in a CMOS compatible process by implanting the substrate to form source and drain regions at the same time that the gate is implanted to set the conductivity of the gate. Following this, a layer of dielectric is deposited and baked to densify and reflow the dielectric. The baked dielectric is then etched to expose the top surface of the gates. Next, a metallic layer is formed over the top surface of the gates. In accordance with the present invention, by forming the metallic layer after the dielectric layer has been baked, the degradation of the metallic layer that results from the baking is eliminated.
    Type: Grant
    Filed: May 16, 1996
    Date of Patent: June 2, 1998
    Assignee: National Semiconductor Corporation
    Inventor: Henry Wei-Ming Chung
  • Patent number: 5757077
    Abstract: A method of forming interconnecting layers in a semiconductor device whereby even if a via is misaligned with a metal line, a portion of the via not enclosed and capped by the metal is enclosed and capped by an etch stop spacer. The foundation layer includes a dielectric layer having a trench formed therein, the trench being filled with a plug material. The foundation layer further includes a barrier layer formed atop the dielectric layer. A metal layer is formed on the surface of the boundary layer, and a protection layer is formed on the surface of the metal layer. The protection layer and the metal layer are patterned to define a line of composite protection/metal on the surface of the boundary layer. An etch stop layer is formed which substantially conforms to the shape of the composite protection/metal line, including etch stop spacers conforming to the sidewall portions of the line.
    Type: Grant
    Filed: January 11, 1996
    Date of Patent: May 26, 1998
    Assignee: National Semiconductor Corporation
    Inventors: Henry Wei-Ming Chung, Kevin Carl Brown
  • Patent number: 5691572
    Abstract: A multilevel interconnect structure which has a first horizontal metallic conductor disposed on the top of a previously formed first contact/via dielectric where the contact/via dielectric contains a contact/via hole. A horizontal interconnect is deposited over the first contact/via dielectric and has a first surface defined by the thickness and linewidth of the horizontal interconnect. A vertical metallic conductor is deposited in the contact/via hole to form a contact/via plug which extends through the dielectric and contacts the first surface of the horizontal interconnect. The process may be used to form additional levels and to form a plurality of similar horizontal and vertical metallic interconnects.
    Type: Grant
    Filed: January 24, 1996
    Date of Patent: November 25, 1997
    Assignee: National Semiconductor Corporation
    Inventor: Henry Wei-Ming Chung
  • Patent number: 5666007
    Abstract: A multilevel interconnect structure which has a first horizontal metallic conductor disposed on the top of a previously formed first contact/via dielectric where the contact/via dielectric contains a contact/via hole. A horizontal, interconnect is deposited over the first contact/via dielectric and has a first surface defined by the thickness and linewidth of the horizontal interconnect. A vertical metallic conductor is deposited in the contact/via hole to form a contact/via plug which extends through the dielectric and contacts the first surface of the horizontal interconnect. The process may be used to form additional levels and to form a plurality of similar horizontal and vertical metallic interconnects.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: September 9, 1997
    Assignee: National Semiconductor Corporation
    Inventor: Henry Wei-Ming Chung
  • Patent number: 5656543
    Abstract: A method of forming interconnecting layers in a semiconductor device is such that, whereby even if a via is misaligned with a metal line, a portion of the via not enclosed by the metal is enclosed by an etch stop spacer. In addition, the via is always capped by the metal even if borders are not used in the design of the device. A metal layer is formed atop the foundation layer to cover the boundary layer, including completely filling the trench with metal. A protection layer is then formed on the surface of the metal layer. The protection layer and the metal layer are patterned to define a line of composite protection/metal on the surface of the foundation layer while leaving a remaining portion of the metal layer exclusive of the metal of the line. An etch stop layer is formed which substantially conforms to the shape of the line and to the remaining portion of the metal layer.
    Type: Grant
    Filed: August 25, 1995
    Date of Patent: August 12, 1997
    Assignee: National Semiconductor Corporation
    Inventor: Henry Wei-Ming Chung
  • Patent number: 5646070
    Abstract: A contact to a silicon semiconductor body is fabricated in a manner which merges the benefits of the low contact resistance provided by titanium silicide or cobalt silicide and the good step coverage provided by selective chemical vapor deposition (CVD) of tungsten or molybdenum from tungsten hexafluoride or molybdenum hexafluoride. An intermediate adhesion layer of molybdenum silicide or tungsten silicide is formed by physical vapor deposition, e.g., sputtering or vacuum evaporation, of molybdenum or titanium, followed by annealing. Such adhesion layer protects the underlying layer against damage by fluorine during CVD of the overlying layer of tungsten or molybdenum, as well as providing low resistance and good adhesion to both the underlying and overlying layers.
    Type: Grant
    Filed: March 6, 1995
    Date of Patent: July 8, 1997
    Assignee: Philips Electronics North American Corporation
    Inventor: Henry Wei-Ming Chung