Patents by Inventor Hidefumi Mukai

Hidefumi Mukai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100185313
    Abstract: A pattern data creating method comprising: referring to a first correspondence relation between an amount of dimension variation between a first pattern formed on a substrate and a second pattern formed by processing the substrate using the first pattern and either one of a pattern total surface area and a pattern boundary length of the first pattern; and creating pattern data for forming the first pattern.
    Type: Application
    Filed: January 15, 2010
    Publication date: July 22, 2010
    Inventors: Hiromitsu MASHITA, Katsumi Iyanagi, Takafumi Taguchi, Toshiya Kotani, Hidefumi Mukai, Taiga Uno, Takashi Nakazawa
  • Publication number: 20100168895
    Abstract: A mask verification method includes setting optical parameters, verifying whether a pattern, which is obtained when a mask pattern other than a reference pattern of patterns on a mask is transferred on a substrate with use of the set optical parameters, satisfies dimensional specifications, and varying, when the pattern which is obtained when the mask pattern is transferred on the substrate is determined to fail to satisfy the dimensional specifications, the optical parameters at the time of transfer such that the pattern, which is obtained when the reference pattern is transferred on the substrate, satisfies a target dimensional condition, and verifying whether a pattern, which is obtained when the mask pattern other than the reference pattern of the patterns on the mask is transferred on the substrate with use of the varied optical parameters, satisfies the dimensional specifications.
    Type: Application
    Filed: September 17, 2009
    Publication date: July 1, 2010
    Inventors: Hiromitsu MASHITA, Fumiharu Nakajima, Toshiya Kotani, Hidefumi Mukai, Issui Aiba
  • Patent number: 7713833
    Abstract: According to an aspect of the present invention, there is provided a method of manufacturing a semiconductor device, the method including: forming a first film on a target film; forming resist patterns on the first film; processing the first film with the resist patterns to form first patterns including: periodic patterns; and aperiodic patterns; removing the resist patterns; forming a second film over the target film; processing the second film to form second side wall patterns on side walls of the first patterns; removing the periodic patterns; and processing the target film with the aperiodic patterns and the second side wall patterns, thereby forming a target patterns including: periodic target patterns; aperiodic target patterns; and dummy patterns arranged between the periodic target patterns and the aperiodic patterns and arranged periodically with the periodic target patterns.
    Type: Grant
    Filed: September 10, 2009
    Date of Patent: May 11, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiromitsu Mashita, Toshiya Kotani, Hidefumi Mukai, Fumiharu Nakajima, Chikaaki Kodama
  • Publication number: 20100081265
    Abstract: According to an aspect of the present invention, there is provided a method of manufacturing a semiconductor device, the method including: forming a first film on a target film; forming resist patterns on the first film; processing the first film with the resist patterns to form first patterns including: periodic patterns; and aperiodic patterns; removing the resist patterns; forming a second film over the target film; processing the second film to form second side wall patterns on side walls of the first patterns; removing the periodic patterns; and processing the target film with the aperiodic patterns and the second side wall patterns, thereby forming a target patterns including: periodic target patterns; aperiodic target patterns; and dummy patterns arranged between the periodic target patterns and the aperiodic patterns and arranged periodically with the periodic target patterns.
    Type: Application
    Filed: September 10, 2009
    Publication date: April 1, 2010
    Inventors: Hiromitsu Mashita, Toshiya Kotani, Hidefumi Mukai, Fumiharu Nakajima, Chikaaki Kodama
  • Publication number: 20090256265
    Abstract: A semiconductor integrated circuit device includes a plurality of contact layers located between two lines running in parallel in a first direction. Each of the contact layers has a structure in which an upper contact and a lower contact are coupled together. The plurality of contact layers are arranged zigzag along the first direction, and coupling portions of the upper contact and the lower contact are displaced from the center of the upper contact in a second direction perpendicular to the first direction.
    Type: Application
    Filed: March 19, 2009
    Publication date: October 15, 2009
    Inventors: Kazuyuki MASUKAWA, Koji HASHIMOTO, Hidefumi MUKAI, Kosuke YANAGIDAIRA
  • Publication number: 20090246954
    Abstract: A method of manufacturing a semiconductor device, includes forming a plurality of core portions arranged in a predetermined direction, on a to-be-processed film, forming a stacked sidewall portion in which a first sidewall portion and a second sidewall portion are stacked in that order, on each of side surfaces, of each of the core portions, removing the core portions to form a structure having a first space between the adjacent first sidewall portions and a second space between the adjacent second sidewall portions, and retreating at least one of the first sidewall portion and the second sidewall portion by a desired retreat amount to slim the stacked sidewall portion, after removing the core portions.
    Type: Application
    Filed: March 18, 2009
    Publication date: October 1, 2009
    Inventors: Seiro Miyoshi, Hidefumi Mukai, Kazuyuki Masukawa
  • Publication number: 20080320434
    Abstract: A photomask is washed and at least one physical amount of transmittance and phase difference of the photomask, dimension of a pattern, height of the pattern and a sidewall shape of the pattern is measured. After this, the two-dimensional shape of a borderline pattern previously determined for the photomask is measured. Lithography tolerance is derived by performing a lithography simulation for the measured two-dimensional shape by use of the measured physical amount. Then, whether the photomask can be used or not is determined based on the derived lithography tolerance.
    Type: Application
    Filed: April 30, 2008
    Publication date: December 25, 2008
    Inventors: Hidefumi MUKAI, Shinji Yamaguchi, Yukiyasu Arisawa, Toshiya Kotani
  • Publication number: 20080137421
    Abstract: In a pattern layout which includes a first device pattern having a uniformly repeated pattern group having first lines and first spaces formed parallel to one anther and uniformly arranged with constant width at a constant pitch and a non-uniformly repeated pattern group having first lines and first spaces non-uniformly arranged, and a second device pattern arranged adjacent to the end portion of the non-uniformly repeated pattern group in an arrangement direction thereof and having second lines and second spaces whose widths are larger than the widths of the first lines and first spaces of the non-uniformly repeated pattern group, at least part of the widths of the first lines and the first spaces of the non-uniformly repeated pattern group is made larger than the width of the first line or the width of the first space of the uniformly repeated pattern group.
    Type: Application
    Filed: November 21, 2007
    Publication date: June 12, 2008
    Inventors: Yasunobu KAI, Kazuo Hatakeyama, Hidefumi Mukai, Hiromitsu Mashita, Koji Hashimoto