Patents by Inventor Ho-Yin Chen

Ho-Yin Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230387938
    Abstract: An error correction method comprises; when a decoder determines that an input analog code is at a forbidden state, setting a digital binary code as a first predetermined code and inputting the digital binary code to an ECC engine; determining whether the digital binary code has no error or two errors; when the digital binary code has no error, outputting the digital binary code after ECC by the ECC engine; when the digital binary code has two errors, resetting the digital binary code as a second predetermined code and inputting the digital binary code to the ECC engine for ECC; and when the decoder determines that the input analog code is not at the forbidden state, decoding the input analog code into the digital binary code and inputting the digital binary code to the ECC engine for ECC.
    Type: Application
    Filed: July 3, 2023
    Publication date: November 30, 2023
    Applicant: ETRON TECHNOLOGY, INC.
    Inventors: Ho-Yin CHEN, Han-Hsien WANG, Han-Nung YEH
  • Patent number: 11736121
    Abstract: An error correction method comprises: when a decoder determines that an input analog code is at a forbidden state, setting a digital binary code as a first predetermined code and inputting the digital binary code to an ECC engine; determining whether the digital binary code has no error or two errors; when the digital binary code has no error, outputting the digital binary code after ECC by the ECC engine; when the digital binary code has two errors, resetting the digital binary code as a second predetermined code and inputting the digital binary code to the ECC engine for ECC; and when the decoder determines that the input analog code is not at the forbidden state, decoding the input analog code into the digital binary code and inputting the digital binary code to the ECC engine for ECC.
    Type: Grant
    Filed: May 27, 2022
    Date of Patent: August 22, 2023
    Assignee: ETRON TECHNOLOGY, INC.
    Inventors: Ho-Yin Chen, Han-Hsien Wang, Han-Nung Yeh
  • Patent number: 11494260
    Abstract: A memory with an error correction function includes a controller and a memory cell array. The controller optionally writes written data to a normal storage area and a backup area of the memory cell array, and when the controller reads first data corresponding to the written data from the normal storage area, if at least two errors are included in the first data, the controller reads the backup area to output second data corresponding to the written data from the backup area.
    Type: Grant
    Filed: December 18, 2018
    Date of Patent: November 8, 2022
    Assignee: Etron Technology, Inc.
    Inventors: Ho-Yin Chen, Ting-Feng Chang, Chun-Chia Chen
  • Publication number: 20190188076
    Abstract: A memory with an error correction function includes a controller and a memory cell array. The controller optionally writes written data to a normal storage area and a backup area of the memory cell array, and when the controller reads first data corresponding to the written data from the normal storage area, if at least two errors are included in the first data, the controller reads the backup area to output second data corresponding to the written data from the backup area.
    Type: Application
    Filed: December 18, 2018
    Publication date: June 20, 2019
    Inventors: Ho-Yin Chen, Ting-Feng Chang, Chun-Chia Chen
  • Patent number: 10037787
    Abstract: A circuit for outputting information of a memory circuit during a self-refresh mode includes a driver. The driver is coupled to a self-refresh control circuit and a self-refresh address counter. The driver is used for driving a plurality of pads of the memory circuit to output information of a plurality of inner signals corresponding to a self-refresh mode signal, and output information of addresses of a plurality of word lines of the memory circuit when the self-refresh mode signal and a test mode signal are enabled and the memory circuit enters the self-refresh mode. Each word line of the plurality of word lines corresponds to an inner signal of the plurality of inner signals.
    Type: Grant
    Filed: September 6, 2017
    Date of Patent: July 31, 2018
    Assignee: Etron Technology, Inc.
    Inventors: Chun Shiah, Ho-Yin Chen, Cheng-Nan Chang
  • Publication number: 20180068693
    Abstract: A circuit for outputting information of a memory circuit during a self-refresh mode includes a driver. The driver is coupled to a self-refresh control circuit and a self-refresh address counter. The driver is used for driving a plurality of pads of the memory circuit to output information of a plurality of inner signals corresponding to a self-refresh mode signal, and output information of addresses of a plurality of word lines of the memory circuit when the self-refresh mode signal and a test mode signal are enabled and the memory circuit enters the self-refresh mode. Each word line of the plurality of word lines corresponds to an inner signal of the plurality of inner signals.
    Type: Application
    Filed: September 6, 2017
    Publication date: March 8, 2018
    Inventors: Chun Shiah, Ho-Yin Chen, Cheng-Nan Chang
  • Patent number: 9064601
    Abstract: A method of operating a PSRAM includes selecting a bit on a word line of the PSRAM, keeping the word line on for a first predetermined duration after selecting the bit, writing a data into the bit in response to a write command, and keeping the word line on for a second predetermined duration after the write command ends.
    Type: Grant
    Filed: August 12, 2012
    Date of Patent: June 23, 2015
    Assignee: Etron Technology, Inc.
    Inventors: Ho-Yin Chen, Chih-Huei Hu, Yu-Hui Sung
  • Patent number: 8917568
    Abstract: The latency of a PSRAM is set according to its current state when receiving an external command. If the PSRAM is not executing a specific operation or has completed the specific operation while meeting corresponding timing parameters, the PSRAM is configured to execute the external command with a first latency. If the PSRAM is executing the specific operation or has completed the specific operation before meeting corresponding timing parameters, the PSRAM is configured to execute the external command with a second latency larger than the first latency.
    Type: Grant
    Filed: February 21, 2013
    Date of Patent: December 23, 2014
    Assignee: Etron Technology, Inc.
    Inventors: Ho-Yin Chen, Shi-Huei Liu
  • Patent number: 8823446
    Abstract: A current mirror with immunity for the variation of threshold voltage includes raising the voltage difference between the gate and the source of a MOS in the current source, and increasing the channel length of the MOS for limiting the generated reference current.
    Type: Grant
    Filed: May 24, 2009
    Date of Patent: September 2, 2014
    Assignee: Etron Technology, Inc.
    Inventors: Chun Shiah, Hao-Jan Yang, Ho-Yin Chen, Kuo-Chen Lai
  • Patent number: 8824238
    Abstract: A memory device includes a DRAM, a first bi-directional tracking circuit and a second bi-directional tracking circuit. The DRAM includes a cell, a word line and a bit line. The first bi-directional tracking circuit is configured to track a first timing constraint associated with turning on or turning off the word line. The second bi-directional tracking circuit is configured to track a second timing constraint associated with turning on the bit line, turning off the bit line, or accessing the cell via the bit line.
    Type: Grant
    Filed: March 25, 2013
    Date of Patent: September 2, 2014
    Assignee: Etron Technoloy, Inc.
    Inventors: Ho-Yin Chen, Hung-Jen Chang, Chun Shiah
  • Patent number: 8717841
    Abstract: A plurality of refresh requests are generated at a predetermined period shorter than the longest time during which a PSRAM is able to retain a data without being refreshed. For two consecutive first and second refresh requests, the second refresh request is ignored if the interval between the first and the second refresh requests is not larger than a predetermined duration. The first refresh request is delayed if the first refresh request conflicts with an external command of the PSRAM.
    Type: Grant
    Filed: July 20, 2012
    Date of Patent: May 6, 2014
    Assignee: Etron Technology, Inc.
    Inventors: Ho-Yin Chen, Shi-Huei Liu
  • Patent number: 8713386
    Abstract: A device for increasing chip testing efficiency includes a pattern generator, a reading unit, a logic operation circuit, and a judgment unit. The pattern generator is used for writing a logic voltage to each bank of a memory chip. The reading unit is used for reading logic voltages stored in all memory cells of each bank. The logic operation circuit is used for executing a first logic operation on the logic voltages stored in all memory cells of each bank to generate a plurality of first logic operation results corresponding to each bank, and executing a second logic operation on the plurality of first logic operation results to generate a second logic operation result corresponding to the memory chip. The judgment unit determines whether the memory chip passes the test according to the second logic operation result.
    Type: Grant
    Filed: January 5, 2012
    Date of Patent: April 29, 2014
    Assignee: Etron Technology, Inc.
    Inventors: Shi-Huei Liu, Sen-Fu Hong, Ho-Yin Chen
  • Publication number: 20140050038
    Abstract: A memory device includes a DRAM, a first bi-directional tracking circuit and a second bi-directional tracking circuit. The DRAM includes a cell, a word line and a bit line. The first bi-directional tracking circuit is configured to track a first timing constraint associated with turning on or turning off the word line. The second bi-directional tracking circuit is configured to track a second timing constraint associated with turning on the bit line, turning off the bit line, or accessing the cell via the bit line.
    Type: Application
    Filed: March 25, 2013
    Publication date: February 20, 2014
    Applicant: ETRON TECHNOLOGY, INC.
    Inventors: Ho-Yin Chen, Hung-Jen Chang, Chun Shiah
  • Publication number: 20140043888
    Abstract: The latency of a PSRAM is set according to its current state when receiving an external command. If the PSRAM is not executing a specific operation or has completed the specific operation while meeting corresponding timing parameters, the PSRAM is configured to execute the external command with a first latency. If the PSRAM is executing the specific operation or has completed the specific operation before meeting corresponding timing parameters, the PSRAM is configured to execute the external command with a second latency larger than the first latency.
    Type: Application
    Filed: February 21, 2013
    Publication date: February 13, 2014
    Applicant: ETRON TECHNOLOGY, INC.
    Inventors: Ho-Yin Chen, Shi-Huei Liu
  • Publication number: 20140043922
    Abstract: A method of operating a PSRAM includes selecting a bit on a word line of the PSRAM, keeping the word line on for a first predetermined duration after selecting the bit, writing a data into the bit in response to a write command, and keeping the word line on for a second predetermined duration after the write command ends.
    Type: Application
    Filed: August 12, 2012
    Publication date: February 13, 2014
    Inventors: Ho-Yin Chen, Chih-Huei Hu, Yu-Hui Sung
  • Publication number: 20140022858
    Abstract: A plurality of refresh requests are generated at a predetermined period shorter than the longest time during which a PSRAM is able to retain a data without being refreshed. For two consecutive first and second refresh requests, the second refresh request is ignored if the interval between the first and the second refresh requests is not larger than a predetermined duration. The first refresh request is delayed if the first refresh request conflicts with an external command of the PSRAM.
    Type: Application
    Filed: July 20, 2012
    Publication date: January 23, 2014
    Inventors: Ho-Yin Chen, Shi-Huei Liu
  • Publication number: 20120215960
    Abstract: A device for increasing chip testing efficiency includes a pattern generator, a reading unit, a logic operation circuit, and a judgment unit. The pattern generator is used for writing a logic voltage to each bank of a memory chip. The reading unit is used for reading logic voltages stored in all memory cells of each bank. The logic operation circuit is used for executing a first logic operation on the logic voltages stored in all memory cells of each bank to generate a plurality of first logic operation results corresponding to each bank, and executing a second logic operation on the plurality of first logic operation results to generate a second logic operation result corresponding to the memory chip. The judgment unit determines whether the memory chip passes the test according to the second logic operation result.
    Type: Application
    Filed: January 5, 2012
    Publication date: August 23, 2012
    Inventors: Shi-Huei Liu, Sen-Fu Hong, Ho-Yin Chen
  • Patent number: 7965577
    Abstract: Method for detecting word line defect includes activating a first word line for reading a first data pre-stored in the memory cell, suspending the first word line for a predetermined period and then writing a second data complementary to the first data into the memory cell, activating again the first word line for reading a third data from the memory cell, and comparing the second and the third data for determining if an electrical coupling path exists between the first word line and a second word line.
    Type: Grant
    Filed: August 18, 2009
    Date of Patent: June 21, 2011
    Assignee: Etron Technology, Inc.
    Inventors: Wei-Jen Chen, Ho-Yin Chen, Lien-Sheng Yang, Shu-Jen Wu
  • Publication number: 20100329052
    Abstract: Method for detecting word line defect includes activating a first word line for reading a first data pre-stored in the memory cell, suspending the first word line for a predetermined period and then writing a second data complementary to the first data into the memory cell, activating again the first word line for reading a third data from the memory cell, and comparing the second and the third data for determining if an electrical coupling path exists between the first word line and a second word line.
    Type: Application
    Filed: August 18, 2009
    Publication date: December 30, 2010
    Inventors: Wei-Jen Chen, Ho-Yin Chen, Lien-Sheng Yang, Shu-Jen Wu
  • Publication number: 20100207676
    Abstract: The invention discloses a signal converting device, and more particularly, to a signal converting device that improves the signal quality. The signal converting device comprises a first input end, a second input end, an output end, a first circuit and a second circuit. The first circuit is coupled between the first input end and the output end. The first circuit determines whether to charge up the output end to generate an output signal or not according to a first differential input signal. The second circuit is coupled between the second input end and the output end. The second circuit determines whether to discharge the output end to generate the output signal or not according to a second differential input signal.
    Type: Application
    Filed: February 11, 2010
    Publication date: August 19, 2010
    Inventors: Jeng-Tzong Shih, Chun Shiah, Ho-Yin Chen