Patents by Inventor Hongxia Feng

Hongxia Feng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220102259
    Abstract: An integrated circuit (IC) package substrate, comprising a metallization level within a dielectric material. The metallization level comprises a plurality of conductive features, each having a top surface and a sidewall surface. The top surface of a first conductive feature of the plurality of conductive features has a first average surface roughness, and the sidewall surface of a second conductive feature of the plurality of conductive features has a second average surface roughness that is less than the first average surface roughness.
    Type: Application
    Filed: September 25, 2020
    Publication date: March 31, 2022
    Applicant: Intel Corporation
    Inventors: Jieying Kong, Yiyang Zhou, Suddhasattwa Nad, Jeremy Ecton, Hongxia Feng, Tarek Ibrahim, Brandon Marin, Zhiguo Qian, Sarah Blythe, Bohan Shan, Jason Steill, Sri Chaitra Jyotsna Chavali, Leonel Arana, Dingying Xu, Marcel Wall
  • Publication number: 20210375746
    Abstract: Processes and structures resulting therefrom for the improvement of high speed signaling integrity in electronic substrates of integrated circuit packages, which is achieved with the formation of airgap structures within dielectric material(s) between adjacent conductive routes that transmit/receive electrical signals, wherein the airgap structures decrease the capacitance and/or decrease the insertion losses in the dielectric material used to form the electronic substrates.
    Type: Application
    Filed: May 27, 2020
    Publication date: December 2, 2021
    Applicant: INTEL CORPORATION
    Inventors: Hongxia Feng, Jeremy Ecton, Aleksandar Aleksov, Haobo Chen, Xiaoying Guo, Brandon C. Marin, Zhiguo Qian, Daryl Purcell, Leonel Arana, Matthew Tingey
  • Publication number: 20210366860
    Abstract: Embodiments disclosed herein include electronic packages. In an embodiment, an electronic package comprises a package substrate and a bridge substrate embedded in the package substrate. In an embodiment, first pads are over the package substrate, where the first pads have a first pitch, and second pads are over the bridge substrate, where the second pads have a second pitch that is smaller than the first pitch. In an embodiment, a barrier layer is over individual ones of the second pads. In an embodiment, reflown solder is over individual ones of the first pads and over individual ones of the second pads. In an embodiment, a first standoff height of the reflown solder over the first pads is equal to a second standoff height of the reflown solder over the second pads.
    Type: Application
    Filed: May 21, 2020
    Publication date: November 25, 2021
    Inventors: Jung Kyu HAN, Hongxia FENG, Xiaoying GUO, Rahul N. MANEPALLI
  • Publication number: 20210327800
    Abstract: A package substrate and package assembly including a package substrate including a substrate body including electrical routing features therein and a surface layer and a plurality of first and second contact points on the surface layer including a first pitch and a second pitch, respectively, wherein the plurality of first contact points and the plurality of second contact points are continuous posts to the respective ones of the electrical routing features. A method including forming first conductive vias in a package assembly, wherein the first conductive vias include substrate conductive vias to electrical routing features in a package substrate and bridge conductive vias to bridge surface routing features of a bridge substrate; forming a first surface layer and a second surface layer on the package substrate; and forming second conductive vias through each of the first surface layer and the second surface layer to the bridge conductive vias.
    Type: Application
    Filed: June 30, 2021
    Publication date: October 21, 2021
    Inventors: Hongxia FENG, Dingying David XU, Sheng C. LI, Matthew L. TINGEY, Meizi JIAO, Chung Kwang Christopher TAN
  • Publication number: 20210318612
    Abstract: The present disclosure is directed to a patterning process that includes providing a composite dry film resist on a surface, in which the composite dry film resist includes a base film, a barrier layer and a resist layer, in which the base film is disposed over the barrier layer and the barrier layer is disposed over the resist layer. In another aspect, the patterning process includes removing the base film from the barrier layer and exposing the barrier layer to form an exposure precursor, which has a first area and a second area, further exposing the first area of the exposure precursor to electromagnetic irradiation, which passes through the barrier layer and the resist layer in the exposed first area becomes water-insoluble, and removing the barrier layer and the unexposed second area to form a pattern template.
    Type: Application
    Filed: June 24, 2021
    Publication date: October 14, 2021
    Inventors: Hongxia FENG, Changhua LIU, Bohan SHAN, Dingying XU, Leonel ARANA, Manuel GADOGBE, Matthew TINGEY, Julianne TROIANO
  • Patent number: 11088062
    Abstract: A package substrate and package assembly including a package substrate including a substrate body including electrical routing features therein and a surface layer and a plurality of first and second contact points on the surface layer including a first pitch and a second pitch, respectively, wherein the plurality of first contact points and the plurality of second contact points are continuous posts to the respective ones of the electrical routing features. A method including forming first conductive vias in a package assembly, wherein the first conductive vias include substrate conductive vias to electrical routing features in a package substrate and bridge conductive vias to bridge surface routing features of a bridge substrate; forming a first surface layer and a second surface layer on the package substrate; and forming second conductive vias through each of the first surface layer and the second surface layer to the bridge conductive vias.
    Type: Grant
    Filed: July 19, 2017
    Date of Patent: August 10, 2021
    Assignee: Intel Corporation
    Inventors: Hongxia Feng, Dingying David Xu, Sheng C. Li, Matthew L. Tingey, Meizi Jiao, Chung Kwang Christopher Tan
  • Publication number: 20200411317
    Abstract: Double-patterning methods for build-up metallization features suitable for IC package assemblies. Double-patterned metallization features may, for example, achieve approximately twice the aspect ratio of single patterned metallization features for a given photolithography technology node. High aspect ratio metallization features may include a top feature portion that is over a bottom feature portion. The top and bottom portions each have a distinct sidewall slope indicative of their double-patterning. A hybrid plating mask may be employed during a metallization plating process. The hybrid mask may include multiple layers of photoresist to reach a desired mask thickness. Multiple exposures may be performed to incrementally image the hybrid plating mask, thereby maintaining better resolution for each exposure.
    Type: Application
    Filed: June 26, 2019
    Publication date: December 31, 2020
    Applicant: Intel Corporation
    Inventors: Jeremy Ecton, Leonel Arana, Brandon Marin, Hongxia Feng
  • Publication number: 20200365534
    Abstract: Conductive structures in a microelectronic package and having a surface roughness of 50 nm or less are described. This surface roughness is from 2 to 4 times less than can be found in packages with conductive structures (e.g., traces) formed using alternative techniques. This reduced surface roughness has a number of benefits, which in some cases includes a reduction of insertion loss and improves a signal to noise ratio for high frequency computing applications. The reduced surface roughness can be accomplished by protecting the conductive structure r during etch processes and applying an adhesion promoting layer to the conductive structure.
    Type: Application
    Filed: May 16, 2019
    Publication date: November 19, 2020
    Applicant: Intel Corporation
    Inventors: KRISTOF DARMAWIKARTA, SRINIVAS V. PIETAMBARAM, HONGXIA FENG, XIAOYING GUO, BENJAMIN T. DUONG
  • Publication number: 20200312771
    Abstract: A die assembly is disclosed. The die assembly includes a die, one or more die pads on a first surface of the die and a die attach film on the die where the die attach film includes one or more openings that expose the one or more die pads and that extend to one or more edges of the die.
    Type: Application
    Filed: March 27, 2019
    Publication date: October 1, 2020
    Inventors: Bai NIE, Gang DUAN, Srinivas PIETAMBARAM, Jesse JONES, Yosuke KANAOKA, Hongxia FENG, Dingying XU, Rahul MANEPALLI, Sameer PAITAL, Kristof DARMAWIKARTA, Yonggang LI, Meizi JIAO, Chong ZHANG, Matthew TINGEY, Jung Kyu HAN, Haobo CHEN
  • Publication number: 20190304889
    Abstract: Techniques for fabricating a package substrate comprising a via, a conductive line, and a pad are described. The package substrate can be included in a semiconductor package. For one technique, a package substrate includes: a pad in a dielectric layer; a via; and a conductive line. The via and the conductive line can be part of a structure. Alternatively, the conductive line can be adjacent to the via. The dielectric layer can include a pocket above the pad. One or more portions of the via may be formed in the pocket above the pad. Zero or more portions of the via can be formed on the dielectric layer outside the pocket. In some scenarios, no pad is above the via. The package substrate provides several advantages. One exemplary advantage is that the package substrate can assist with increasing an input/output density per millimeter per layer (IO/mm/layer) of the package substrate.
    Type: Application
    Filed: March 30, 2018
    Publication date: October 3, 2019
    Inventors: Meizi JIAO, Chong ZHANG, Hongxia FENG, Kevin MCCARTHY
  • Publication number: 20190295937
    Abstract: Embodiments include semiconductor packages and a method of forming the semiconductor packages. A semiconductor package includes a trace disposed on a conductive layer. The semiconductor package has one or more adhesion anchoring points and a plurality of portions on the trace. An adhesion anchoring point is between two portions on the trace. A surface roughness of an adhesion anchoring point is greater than a surface roughness of a portion on the trace. The trace may be a high-speed input/output (HSIO) trace. The semiconductor package may include via pads disposed on each end of the trace, and a dielectric disposed on the trace. The dielectric is patterned to form openings on the dielectric that expose second portions on the trace. The dielectric remains over the portions. The semiconductor package may have a chemical treatment disposed on the exposed openings on the trace to form the adhesion anchoring points.
    Type: Application
    Filed: March 20, 2018
    Publication date: September 26, 2019
    Inventors: Chong ZHANG, Ying WANG, Cheng XU, Hongxia FENG, Meizi JIAO, Junnan ZHAO, Yikang DENG
  • Publication number: 20190027431
    Abstract: A package substrate and package assembly including a package substrate including a substrate body including electrical routing features therein and a surface layer and a plurality of first and second contact points on the surface layer including a first pitch and a second pitch, respectively, wherein the plurality of first contact points and the plurality of second contact points are continuous posts to the respective ones of the electrical routing features. A method including forming first conductive vias in a package assembly, wherein the first conductive vias include substrate conductive vias to electrical routing features in a package substrate and bridge conductive vias to bridge surface routing features of a bridge substrate; forming a first surface layer and a second surface layer on the package substrate; and forming second conductive vias through each of the first surface layer and the second surface layer to the bridge conductive vias.
    Type: Application
    Filed: July 19, 2017
    Publication date: January 24, 2019
    Inventors: Hongxia FENG, Dingying David XU, Sheng C. LI, Matthew L. TINGEY, Meizi JIAO, Chung Kwang Christopher TAN
  • Publication number: 20160122684
    Abstract: The present invention provides a method for aqueous enzymatic extraction of soybean oil, which is in the field of extraction processing technology for plant oil. The method comprises treating crushed and peeled soybeans with an extrusion puffing process and a hydrolysis process with an alkaline proteinase, followed by a liquid nitrogen freezing and a high voltage electrostatic thawing process, and finally obtaining soybean oil by centrifugation. The benefits of the present invention includes short extraction time and high extraction yield. It saves up to 93.1% of time in the freezing and thawing process alone. The total oil yield is up to 95.4%. Furthermore, the method of the invention produces high quality oil with a low peroxide value, a low p-anisidine value and a low TOTOX value.
    Type: Application
    Filed: April 23, 2015
    Publication date: May 5, 2016
    Applicant: Northeast Agricultural University
    Inventors: Lianzhou Jiang, Yang Li, Xiaonan Sui, Baokun Qi, Zhongjiang Wang, Yan Zhang, Hongxia Feng, Huan Wang, Wenjun Ma