Patents by Inventor Houssam Jomaa

Houssam Jomaa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8736065
    Abstract: An apparatus includes a substrate having a land side having a plurality of contact pads and a die side opposite the land side. The apparatus includes a first die and a second die wherein the first die and second die are embedded within the substrate such that the second die is located between the first die and the land side of the substrate.
    Type: Grant
    Filed: December 22, 2010
    Date of Patent: May 27, 2014
    Assignee: Intel Corporation
    Inventors: Javier Soto Gonzalez, Houssam Jomaa
  • Publication number: 20130299226
    Abstract: In some embodiments, an improved mechanical adhesion of copper metallization to dielectric with partially cured epoxy fillers is presented. In this regard, a substrate build-up film is introduced having epoxy material and a plurality of epoxy microspheres, wherein an interior of the microspheres is not fully cured. Other embodiments are also disclosed and claimed.
    Type: Application
    Filed: April 22, 2013
    Publication date: November 14, 2013
    Inventors: Ravi Nalla, Omar Bchir, Houssam Jomaa
  • Patent number: 8555494
    Abstract: Disclosed are a coreless substrate and a method of manufacturing the same. The coreless substrate includes a solder resist layer capable of being formed on each of on a first side and a second side of a metal panel. The solder resist layer includes at least one opening. A copper layer may be plated in the at least one opening such that a height of the copper layer exceeds a height of the solder resist layer. Further, at least one dielectric layer is deposited above the copper layer, and at least one microvia drilled in the dielectric layer. The at least one microvia enables an electrical connection between at least one of the first side and the second side of the metal panel and a lower surface of the coreless substrate.
    Type: Grant
    Filed: October 1, 2007
    Date of Patent: October 15, 2013
    Assignee: Intel Corporation
    Inventor: Houssam Jomaa
  • Publication number: 20130147043
    Abstract: A substrate with an embedded stacked through-silicon via die is described. For example, an apparatus includes a first die and a second die. The second die has one or more through-silicon vias disposed therein (TSV die). The first die is electrically coupled to the TSV die through the one or more through-silicon vias. The apparatus also includes a coreless substrate. Both the first die and the TSV die are embedded in the coreless substrate.
    Type: Application
    Filed: February 1, 2013
    Publication date: June 13, 2013
    Inventors: Javier Soto Gonzalez, Houssam Jomaa
  • Patent number: 8421245
    Abstract: A substrate with an embedded stacked through-silicon via die is described. For example, an apparatus includes a first die and a second die. The second die has one or more through-silicon vias disposed therein (TSV die). The first die is electrically coupled to the TSV die through the one or more through-silicon vias. The apparatus also includes a coreless substrate. Both the first die and the TSV die are embedded in the coreless substrate.
    Type: Grant
    Filed: December 22, 2010
    Date of Patent: April 16, 2013
    Assignee: Intel Corporation
    Inventors: Javier Soto Gonzalez, Houssam Jomaa
  • Publication number: 20120318565
    Abstract: A microelectronic device mounting substrate includes a bond pad with a side wall and an upper surface. A dielectric first layer is disposed on the mounting substrate and a solder mask second layer is disposed on the dielectric first layer. A uniform recess is disposed through the solder mask second layer and the dielectric first layer that exposes the portion of the bond pad upper surface.
    Type: Application
    Filed: August 27, 2012
    Publication date: December 20, 2012
    Inventors: Houssam Jomaa, Omar J. Bchir
  • Patent number: 8276269
    Abstract: A microelectronic device mounting substrate includes a bond pad with a side wall and an upper surface. A dielectric first layer is disposed on the mounting substrate and a solder mask second layer is disposed on the dielectric first layer. A uniform recess is disposed through the solder mask second layer and the dielectric first layer that exposes the portion of the bond pad upper surface.
    Type: Grant
    Filed: June 20, 2008
    Date of Patent: October 2, 2012
    Assignee: Intel Corporation
    Inventors: Houssam Jomaa, Omar J. Bchir
  • Patent number: 8268724
    Abstract: In some embodiments, an alternative to desmear for build-up roughening and copper adhesion promotion is presented. In this regard, a substrate in introduced having a dielectric layer, a plurality of polyelectrolyte multilayers on the dielectric layer, and a copper plating layer on the polyelectrolyte multilayers. Other embodiments are also disclosed and claimed.
    Type: Grant
    Filed: November 16, 2009
    Date of Patent: September 18, 2012
    Assignee: Intel Corporation
    Inventors: Houssam Jomaa, Christine Tsau
  • Publication number: 20120161331
    Abstract: An apparatus includes a substrate having a land side having a plurality of contact pads and a die side opposite the land side. The apparatus includes a first die and a second die wherein the first die and second die are embedded within the substrate such that the second die is located between the first die and the land side of the substrate.
    Type: Application
    Filed: December 22, 2010
    Publication date: June 28, 2012
    Inventors: Javier Soto Gonzalez, Houssam Jomaa
  • Publication number: 20120161316
    Abstract: A substrate with an embedded stacked through-silicon via die is described. For example, an apparatus includes a first die and a second die. The second die has one or more through-silicon vias disposed therein (TSV die). The first die is electrically coupled to the TSV die through the one or more through-silicon vias. The apparatus also includes a coreless substrate. Both the first die and the TSV die are embedded in the coreless substrate.
    Type: Application
    Filed: December 22, 2010
    Publication date: June 28, 2012
    Inventors: Javier Soto Gonzalez, Houssam Jomaa
  • Publication number: 20110298135
    Abstract: A process for fabricating an Integrated Circuit (IC) and the IC formed thereby is disclosed. The process comprises providing a substrate. The process further comprises forming a plurality of longitudinal trenches in the substrate and depositing a layer of a first conductive material on at least one longitudinal trench of the plurality of longitudinal trenches. A first layer of a second conductive material is deposited on the layer of the first conductive material. Thereafter, the process includes depositing a second layer of the second conductive material on the first layer of the second conductive material. The second layer of the second conductive material at least partially fills the at least one longitudinal trench. The first conductive material is selected such that a reduction potential of the first conductive material is less than a reduction potential of the second conductive material.
    Type: Application
    Filed: August 16, 2011
    Publication date: December 8, 2011
    Inventors: Charan Gurumurthy, Islam Salama, Houssam Jomaa, Ravi Tanikella
  • Patent number: 8067266
    Abstract: The present disclosure relates to fabricating substrates for use in microelectronic device packages. In at least one embodiment, two substrate cores may be attached together during build-up layer formation on each substrate core to increase substrate fabrication throughput. The embodiments of the present disclosure may allow the processing of relatively thin substrates.
    Type: Grant
    Filed: December 23, 2009
    Date of Patent: November 29, 2011
    Assignee: Intel Corporation
    Inventor: Houssam Jomaa
  • Patent number: 8017022
    Abstract: In some embodiments, selective electroless plating for electronic substrates is presented. In this regard, a method is introduced including forming a film on a surface of a substrate, the film designed to prevent the seeding of an electroless plating catalyst, laser ablating the surface of the substrate through the film to form trenches, and seeding the surface of the substrate with an electroless plating catalyst. Other embodiments are also disclosed and claimed.
    Type: Grant
    Filed: December 28, 2007
    Date of Patent: September 13, 2011
    Assignee: Intel Corporation
    Inventors: Houssam Jomaa, Omar J. Bchir, Islam Salama
  • Patent number: 7998857
    Abstract: A process for fabricating an Integrated Circuit (IC) and the IC formed thereby is disclosed. The process comprises providing a substrate. The process further comprises forming a plurality of longitudinal trenches in the substrate and depositing a layer of a first conductive material on at least one longitudinal trench of the plurality of longitudinal trenches. A first layer of a second conductive material is deposited on the layer of the first conductive material. Thereafter, the process includes depositing a second layer of the second conductive material on the first layer of the second conductive material. The second layer of the second conductive material at least partially fills the at least one longitudinal trench. The first conductive material is selected such that a reduction potential of the first conductive material is less than a reduction potential of the second conductive material.
    Type: Grant
    Filed: October 24, 2007
    Date of Patent: August 16, 2011
    Assignee: Intel Corporation
    Inventors: Charan Gurumurthy, Islam Salama, Houssam Jomaa, Ravi Tanikella
  • Publication number: 20110147439
    Abstract: The present disclosure relates to forming a plurality of through silicon vias guard rings proximate the scribes streets of a microelectronic device wafer. The microelectronic device wafer includes a substrate wherein the through silicon via guard ring is fabricated by forming vias extending completely through the substrate. The through silicon via guard rings act as crack arresters, such that defects caused by cracks resulting from the dicing of the microelectronic wafer are substantially reduced or eliminated.
    Type: Application
    Filed: December 23, 2009
    Publication date: June 23, 2011
    Inventor: Houssam Jomaa
  • Publication number: 20110135883
    Abstract: A method of manufacturing a substrate for a microelectronic device comprises providing a dielectric material (120, 220, 920) as a build-up layer of the substrate, applying a primer (140, 240, 940) to a surface (121, 221, 921) of the dielectric material, and forming an electrically conductive layer (150, 250, 950) over the primer. In another embodiment, the method comprises providing the dielectric material, forming the feature extending into the dielectric material, forming the electrically conductive layer over the dielectric material, applying the primer to a surface of the electrically conductive layer and attaching a dielectric layer (960) to the primer.
    Type: Application
    Filed: February 17, 2011
    Publication date: June 9, 2011
    Inventors: Houssam Jomaa, Amruthavalli P. Alur, Dilan Seneviratne
  • Publication number: 20110123725
    Abstract: A method of enabling selective area plating on a substrate includes forming a first electrically conductive layer (310) over substantially all of the substrate, covering sections of the first electrically conductive layer with a mask (410) such that the first electrically conductive layer has a masked portion and an unmasked portion, forming a second electrically conductive layer (710, 1210), the second electrically conductive layer forming only over the unmasked portion of the first electrically conductive layer, and removing the mask and the masked portion of the first electrically conductive layer. In an embodiment, the mask covering sections of the first electrically conductive layer is a non-electrically conductive substance (1010) applied with a stamp (1020). In an embodiment, the mask is a black oxide layer.
    Type: Application
    Filed: February 2, 2011
    Publication date: May 26, 2011
    Inventors: Omar J. Bchir, Houssam Jomaa, Islam A. Salama, Yonggang Li
  • Patent number: 7923059
    Abstract: A method of enabling selective area plating on a substrate includes forming a first electrically conductive layer (310) over substantially all of the substrate, covering sections of the first electrically conductive layer with a mask (410) such that the first electrically conductive layer has a masked portion and an unmasked portion, forming a second electrically conductive layer (710, 1210), the second electrically conductive layer forming only over the unmasked portion of the first electrically conductive layer, and removing the mask and the masked portion of the first electrically conductive layer. In an embodiment, the mask covering sections of the first electrically conductive layer is a non-electrically conductive substance (1010) applied with a stamp (1020). In an embodiment, the mask is a black oxide layer.
    Type: Grant
    Filed: September 26, 2007
    Date of Patent: April 12, 2011
    Assignee: Intel Corporation
    Inventors: Omar J. Bchir, Houssam Jomaa, Islam A. Salama, Yonggang Li
  • Patent number: 7909977
    Abstract: A method of manufacturing a substrate for a microelectronic device comprises providing a dielectric material (120, 220, 920) as a build-up layer of the substrate, applying a primer (140, 240, 940) to a surface (121, 221, 921) of the dielectric material, and forming an electrically conductive layer (150, 250, 950) over the primer. In another embodiment, the method comprises providing the dielectric material, forming the feature extending into the dielectric material, forming the electrically conductive layer over the dielectric material, applying the primer to a surface of the electrically conductive layer and attaching a dielectric layer (960) to the primer.
    Type: Grant
    Filed: March 27, 2008
    Date of Patent: March 22, 2011
    Assignee: Intel Corporation
    Inventors: Houssam Jomaa, Amruthavalli P. Alur, Dilan Seneviratne
  • Patent number: 7831115
    Abstract: Optical die structures and associated package substrates are generally described. In one example, an electronic device includes a package substrate having a package substrate core, a dielectric layer coupled with the package substrate core, and one or more input/output (I/O) optical fibers coupled with the package substrate core or coupled with the build-up dielectric layer, or combinations thereof, the one or more I/O optical fibers to guide I/O optical signals to and from the package substrate wherein the one or more I/O optical fibers allow both input and output optical signals to travel through the one or more I/O optical fibers.
    Type: Grant
    Filed: March 20, 2008
    Date of Patent: November 9, 2010
    Assignee: Intel Corporation
    Inventors: Omar Bchir, Islam Salama, Charan Gurumurthy, Houssam Jomaa, Ravi Nalla