Patents by Inventor Huai-Yu Cheng

Huai-Yu Cheng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11889771
    Abstract: A method for mitigating moisture driven degradation of silicon doped chalcogenides includes placing a silicon doped chalcogenide composition in a process chamber, passivating dangling silicon bonds of the silicon doped chalcogenide composition by flooding the process chamber with forming gas or with hydrogen plasma, purging the forming gas or the hydrogen plasma from the process chamber, and removing the passivated silicon doped chalcogenide composition from the process chamber.
    Type: Grant
    Filed: December 29, 2020
    Date of Patent: January 30, 2024
    Assignees: International Business Machines Corporation, Macronix International Co., Ltd.
    Inventors: Cheng-Wei Cheng, Huai-Yu Cheng, I-Ting Kuo, Robert L. Bruce, Martin Michael Frank, Hiroyuki Miyazoe
  • Publication number: 20240015987
    Abstract: A switching device is provided. The device includes a first electrode, a second electrode and a multi-layer ovonic threshold switch (OTS) between the first and second electrodes, the multi-layer OTS including a first layer and a second layer. The first layer and the second layer are different compositions, and the second layer includes germanium Ge and nitrogen N. The switching device can be thermally stable to temperatures over 600° C. Further, the switching device can be used in three-dimensional (3D) cross-point memory.
    Type: Application
    Filed: July 8, 2022
    Publication date: January 11, 2024
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu CHENG, Alexander GRUN
  • Publication number: 20230337559
    Abstract: A phase-change material (PCM) includes elements in a composition of germanium Ge from 9 to 14 at %, antimony Sb from 15 to 22 at %, tellurium Te from 44 to 55 at %, silicon Si from 5.5 to 9 at %, and carbon C from 14.5 to 20 at %. It has a crystallization transition temperature higher than 250° C., a crystallization time of less than 200 ns, and an endurance above ten million (107) write cycles. A memory device includes the PCM, and the PCM has a thickness below 100 nm. Memory elements including the PCM are arranged in an array to form a crosspoint memory, or in a stack of two or more arrays to form a 3D crosspoint memory. The memory elements may each include the PCM, a buffer layer, and a selector device.
    Type: Application
    Filed: April 14, 2022
    Publication date: October 19, 2023
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu CHENG, Alexander GRUN
  • Publication number: 20220209113
    Abstract: A method for mitigating moisture driven degradation of silicon doped chalcogenides includes placing a silicon doped chalcogenide composition in a process chamber, passivating dangling silicon bonds of the silicon doped chalcogenide composition by flooding the process chamber with forming gas or with hydrogen plasma, purging the forming gas or the hydrogen plasma from the process chamber, and removing the passivated silicon doped chalcogenide composition from the process chamber.
    Type: Application
    Filed: December 29, 2020
    Publication date: June 30, 2022
    Inventors: Cheng-Wei Cheng, Huai-Yu Cheng, I-Ting Kuo, Robert L. Bruce, Martin Michael Frank, Hiroyuki Miyazoe
  • Patent number: 11362276
    Abstract: A phase-change material having specific SiOx doping into special Ge-rich GexSbyTez material is described. Integrated circuits using this phase-change material as memory elements in a memory array can pass the solder bonding criteria mentioned above, while exhibiting good set speeds and demonstrating good 10 year data retention characteristics. A memory cell described herein comprises a first electrode and a second electrode; and a memory element in electrical series between the first and second electrode. The memory element comprises a GexSbyTez phase change material with a silicon oxide additive, including a combination of elements having Ge in a range of 28 to 36 at %, Sb in a range of 10 to 20 at %, Te in a range of 25 to 40 at %, Si in a range of 5 to 10 at %, and O in a range of 12 to 23 at %.
    Type: Grant
    Filed: March 27, 2020
    Date of Patent: June 14, 2022
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu Cheng, Hsiang-Lan Lung
  • Patent number: 11355552
    Abstract: A memory material and a memory device applying the same are provided. The memory material is a chalcogenide doped with carbon atom. The chalcogenide contains arsenic (As) atom, selenium (Se) atom, germanium (Ge) atom and silicon (Si) atom.
    Type: Grant
    Filed: August 6, 2020
    Date of Patent: June 7, 2022
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu Cheng, I-Ting Kuo, Hsiang-Lan Lung
  • Publication number: 20220123209
    Abstract: A switching device having a first electrode, a second electrode, and a switching layer between the first and second electrodes, formed using a chalcogenide composition doped with an element that suppresses oxidation, which results in improved manufacturability and yield. For selector material based on AsSeGeSi or other chalcogenide materials that include selenium or arsenic, or other chalcogenide materials that include selenium or arsenic and silicon, the element added to suppress oxidation can be sulfur.
    Type: Application
    Filed: October 16, 2020
    Publication date: April 21, 2022
    Applicants: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Huai-Yu CHENG, I-Ting KUO, Hsiang-Lan LUNG, Cheng-Wei CHENG, Matthew J. BRIGHTSKY
  • Patent number: 11289540
    Abstract: An ovonic threshold switch includes a first electrode, a second electrode, and an In-doped chalcogenide-based selector layer disposed between the first electrode and the second electrode, in which the In-doped chalcogenide-based selector layer has an In compound content of about 2 at. % to about 10 at. %. A memory cell including the In-doped chalcogenide-based selector layer is also provided.
    Type: Grant
    Filed: March 18, 2021
    Date of Patent: March 29, 2022
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu Cheng, I-Ting Kuo, Hsiang-Lan Lung
  • Patent number: 11271155
    Abstract: An ovonic threshold switch comprises a thin film composed essentially of Si, Ge, Se, As, and an amount of a chalcogen that is effective to passivate oxidation of the composition in the presence of water vapor, wherein the chalcogen is selected from the list consisting of: Te and S. In one or more embodiments, the chalcogen is S. In one or more embodiments, the chalcogen is Te. In one or more embodiments, the effective amount of the chalcogen is greater than 1% by atomic percent. In one or more embodiments, the effective amount of the chalcogen is less than 10% by atomic percent. In one or more embodiments, the composition of matter comprises 10% Si, 15% Ge, 40% Se, 30% As, and 5% chalcogen by atomic percent.
    Type: Grant
    Filed: March 10, 2020
    Date of Patent: March 8, 2022
    Assignees: International Business Machines Corporation, MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Cheng-Wei Cheng, Huai-Yu Cheng, I-Ting Kuo, Hsiang-Lan Lung
  • Publication number: 20220045128
    Abstract: A memory material and a memory device applying the same are provided. The memory material is a chalcogenide doped with carbon atom. The chalcogenide contains arsenic (As) atom, selenium (Se) atom, germanium (Ge) atom and silicon (Si) atom.
    Type: Application
    Filed: August 6, 2020
    Publication date: February 10, 2022
    Inventors: Huai-Yu CHENG, I-Ting KUO, Hsiang-Lan LUNG
  • Patent number: 11158787
    Abstract: A voltage sensitive switching device has a first electrode, a second electrode, and a switching layer between the first and second electrodes, comprising a composition of carbon C, arsenic As, selenium Se and germanium Ge thermally stable to temperatures over 400° C. The switching device is used in 3D crosspoint memory.
    Type: Grant
    Filed: December 17, 2019
    Date of Patent: October 26, 2021
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu Cheng, I-Ting Kuo, Hsiang-Lan Lung
  • Publication number: 20210305507
    Abstract: A phase-change material having specific SiOx doping into special Ge-rich GexSbyTez material is described. Integrated circuits using this phase-change material as memory elements in a memory array can pass the solder bonding criteria mentioned above, while exhibiting good set speeds and demonstrating good 10 year data retention characteristics. A memory cell described herein comprises a first electrode and a second electrode; and a memory element in electrical series between the first and second electrode. The memory element comprises a GexSbyTez phase change material with a silicon oxide additive, including a combination of elements having Ge in a range of 28 to 36 at %, Sb in a range of 10 to 20 at %, Te in a range of 25 to 40 at %, Si in a range of 5 to 10 at %, and O in a range of 12 to 23 at %.
    Type: Application
    Filed: March 27, 2020
    Publication date: September 30, 2021
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu CHENG, Hsiang-Lan LUNG
  • Publication number: 20210288251
    Abstract: An ovonic threshold switch comprises a thin film composed essentially of Si, Ge, Se, As, and an amount of a chalcogen that is effective to passivate oxidation of the composition in the presence of water vapor, wherein the chalcogen is selected from the list consisting of: Te and S. In one or more embodiments, the chalcogen is S. In one or more embodiments, the chalcogen is Te. In one or more embodiments, the effective amount of the chalcogen is greater than 1% by atomic percent. In one or more embodiments, the effective amount of the chalcogen is less than 10% by atomic percent. In one or more embodiments, the composition of matter comprises 10% Si, 15% Ge, 40% Se, 30% As, and 5% chalcogen by atomic percent.
    Type: Application
    Filed: March 10, 2020
    Publication date: September 16, 2021
    Inventors: Cheng-Wei Cheng, Huai-Yu Cheng, I-Ting Kuo, Hsiang-Lan Lung
  • Publication number: 20210210554
    Abstract: An ovonic threshold switch includes a first electrode, a second electrode, and an In-doped chalcogenide-based selector layer disposed between the first electrode and the second electrode, in which the In-doped chalcogenide-based selector layer has an In compound content of about 2 at. % to about 10 at. %. A memory cell including the In-doped chalcogenide-based selector layer is also provided.
    Type: Application
    Filed: March 18, 2021
    Publication date: July 8, 2021
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu CHENG, I-Ting KUO, Hsiang-Lan LUNG
  • Publication number: 20210184112
    Abstract: A voltage sensitive switching device has a first electrode, a second electrode, and a switching layer between the first and second electrodes, comprising a composition of carbon C, arsenic As, selenium Se and germanium Ge thermally stable to temperatures over 400° C. The switching device is used in 3D crosspoint memory.
    Type: Application
    Filed: December 17, 2019
    Publication date: June 17, 2021
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu CHENG, I-Ting KUO, Hsiang-Lan LUNG
  • Publication number: 20210111224
    Abstract: A semiconductor device includes a first electrode, a second electrode, and an In-doped chalcogenide-based selector layer disposed between the first electrode and the second electrode, in which the In-doped chalcogenide-based selector layer has an In compound content of about 2 at. % to about 10 at. %. A memory cell including the In-doped chalcogenide-based selector layer is also provided.
    Type: Application
    Filed: October 15, 2019
    Publication date: April 15, 2021
    Inventors: Huai-Yu CHENG, I-Ting KUO, Hsiang-Lan LUNG
  • Patent number: 10978511
    Abstract: A semiconductor device includes a first electrode, a second electrode, and an In-doped chalcogenide-based selector layer disposed between the first electrode and the second electrode, in which the In-doped chalcogenide-based selector layer has an In compound content of about 2 at. % to about 10 at. %. A memory cell including the In-doped chalcogenide-based selector layer is also provided.
    Type: Grant
    Filed: October 15, 2019
    Date of Patent: April 13, 2021
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu Cheng, I-Ting Kuo, Hsiang-Lan Lung
  • Publication number: 20200295083
    Abstract: A voltage sensitive switching device has a first electrode, a second electrode, and a switching layer between the first and second electrodes. An in situ barrier layer is disposed between the first and second electrodes. The barrier layer comprises a composition including silicon and carbon. The switching device can be used in memory devices, including 3D cross-point memory.
    Type: Application
    Filed: March 15, 2019
    Publication date: September 17, 2020
    Applicants: MACRONIX INTERNATIONAL CO., LTD., INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Huai-Yu CHENG, I-Ting KUO, Hsiang-Lan LUNG, Robert L. Bruce, Fabio Carta
  • Patent number: 10541271
    Abstract: A voltage sensitive switching device is described having a superlattice-like cell structure comprising layers of ovonic materials, such as chalcogenide alloys. Memory cells can include the switching device, such as can be utilized in a cross-point memory.
    Type: Grant
    Filed: October 18, 2017
    Date of Patent: January 21, 2020
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu Cheng, Hsiang-Lan Lung, I-Ting Kuo
  • Patent number: 10374009
    Abstract: A voltage sensitive switching device has a first electrode, a second electrode, and a switching layer between the first and second electrodes, comprising a tellurium free, low germanium composition of arsenic As, selenium Se and germanium Ge. The switching device is used in 3D cross-point memory.
    Type: Grant
    Filed: July 17, 2018
    Date of Patent: August 6, 2019
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Huai-Yu Cheng, Hsiang-Lan Lung, I-Ting Kuo