Patents by Inventor Hung Ngo

Hung Ngo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060178037
    Abstract: Strain relief devices for electrical connectors are disclosed and include an insert for insertion into a housing. The insert may include spring beams that deflect during insertion into the strain relief housing. When the insert is fully received in the housing, a slot in the housing may be shaped such that the spring beams return to a relaxed state, locking the insert in the housing. Alternatively, an end of a strain relief insert may be inserted into the housing until beams on the strain relief insert abut shoulders in the slot in the housing. The end may protrude beyond the housing, creating a tab that may be deformed or bent to prevent the insert from moving in a direction opposite the direction of insertion.
    Type: Application
    Filed: February 4, 2005
    Publication date: August 10, 2006
    Applicant: FCI Technology, Inc.
    Inventor: Hung Ngo
  • Publication number: 20060156043
    Abstract: Power-gated circuitry is put in a “sleep mode” that selectively gates both the power supply rails for static power control and the clock distribution for dynamic power control. A time interval M is established following a wake-up signal that includes the time to power-up, perform a computation, and return a result to the following circuitry. Likewise, a time interval N is established that indicates how long to wait after a result is returned before the power-gated circuitry is returned to the sleep mode to assure a desired performance. When a power-gated circuit is going to be needed for a future computation, it is issued a wake-up signal and a predetermined estimated time K for receipt of a next wake-up signal. A decision is made by analyzing the times M, N, and K as to when to return a power-gated circuit to the sleep mode following activation by a wake-up signal.
    Type: Application
    Filed: January 13, 2005
    Publication date: July 13, 2006
    Inventors: Ying Liu, Jente Kuang, Hung Ngo
  • Publication number: 20060141818
    Abstract: An electrical contact for a ball grid array connector is disclosed for providing improved solder ball connection with a substrate. The contacts may be compressed, enabling solder balls of the connector to abut with the substrate prior to reflow. During reflow, the compression may be relieved by the contact extending further into the solder ball, returning the contact to an uncompressed state.
    Type: Application
    Filed: December 23, 2004
    Publication date: June 29, 2006
    Inventor: Hung Ngo
  • Publication number: 20060141847
    Abstract: Indexable electrical connector alignment systems for backplane, coplanar, etc., connections are disclosed. The alignment systems include indexable pin and socket modules. A pin is removably received in a pin module and can be removed, rotated, and re-secured in the pin module to correspond to a socket orientation. A socket likewise is removably received in a socket module and can be removed, rotated, and re-secured to correspond to a pin orientation. The socket and pin modules disclosed may additionally have the same substrate footprint such that a substrate disposed to receive a socket module can alternatively receive a pin module, and vice versa.
    Type: Application
    Filed: December 23, 2004
    Publication date: June 29, 2006
    Inventor: Hung Ngo
  • Publication number: 20060103441
    Abstract: A circuit and method of correcting the duty cycle of digital signals is disclosed. The duty cycle of an input digital signal is measured and compared to a desired duty cycle. The leading edge of the input digital signal is passed to an output. The circuit and method adjust the falling edges at the output to achieve the desired duty cycle. The falling edges occur in response to rising edges of a delayed version of the input digital signal.
    Type: Application
    Filed: November 12, 2004
    Publication date: May 18, 2006
    Applicant: International Business Machines Corporation
    Inventors: Gary Carpenter, Alan Drake, Fadi Gebara, Chandler McDowell, Hung Ngo
  • Publication number: 20060103431
    Abstract: A dynamic logic circuit incorporating reduced leakage state-retaining devices reduces power consumption of processors and other systems incorporating dynamic circuits. A keeper circuit provides a low leakage retention of the state of the output stage of the dynamic circuit so that an output circuit foot device can be disabled except when required for a transition in the output of the dynamic circuit. The keeper circuit includes a transistor having a smaller area than a corresponding transistor in the output circuit, thus reducing leakage through the gate of the output circuit when the keeper circuit is holding the output and the output circuit foot device is disabled. A self-clocked control of the output circuit foot device can be provided via a delayed version of the dynamic logic gate output, or may be provided by an external control circuit that generates a delayed version of the precharge clock or a multi-cycle signal.
    Type: Application
    Filed: November 18, 2004
    Publication date: May 18, 2006
    Applicant: International Business Machines Corporation
    Inventors: Hung Ngo, Jente Kuang, Harmander Deogun, AJ Kleinosowski
  • Publication number: 20060089011
    Abstract: A high speed electrical connector is disclosed. The electrical connector includes a plug portion and a receptacle portion. The plug portion has a first plurality of signal contacts contained in a plug back housing. The receptacle portion is adapted to mate with plug portion and has a second plurality of signal contacts in a receptacle back housing. The plug back housing is adapted to contain the first plurality of signal contacts for both surface mount and thru-hole termination and the receptacle back housing is adapted to contain the second plurality of signal contacts for both surface mount and thru-hole termination.
    Type: Application
    Filed: October 26, 2004
    Publication date: April 27, 2006
    Inventors: Robert Marshall, Hung Ngo, Craig Clewell
  • Publication number: 20060082389
    Abstract: A dynamic logic circuit apparatus and method for reducing leakage power consumption via separate clock and output stage control reduces power consumption of processors and other systems incorporating dynamic circuits. The power control signal may be a delayed version of the logic clock and turns on the output inverter foot device after the dynamic node has had sufficient time to evaluate, providing a fast evaluate time and reducing leakage through the inverter input when the foot device is off. Alternatively, a coarsely timed static power control signal may be used to control the inverter foot devices. The drains of the inverter foot devices can be commonly connected across multiple circuits, reducing the foot device total area.
    Type: Application
    Filed: November 18, 2004
    Publication date: April 20, 2006
    Applicant: International Business Machines Corporation
    Inventors: Hung Ngo, Jente Kuang, Harmander Deogun, AJ Kleinosowski
  • Publication number: 20060076991
    Abstract: A phase detector employs a modified logic gate in conjunction with a set/reset latch to make a phase detector that generates control outputs for use in increasing and decreasing the delay in a delay circuit in the path of a feedback clock generated by delaying a reference clock. The delay circuit provides a controllable delay from less than to greater than one clock cycle of the reference clock. The phase detector generates an up control (UP) signal for increasing delay when the feedback clock leads the reference clock and a down control (DN) signal for decreasing delay when the feedback clock lags the reference clock. The UP signal and DN signal are updated each clock cycle when the leading clock edge makes a transition.
    Type: Application
    Filed: October 7, 2004
    Publication date: April 13, 2006
    Applicant: International Business Machines Corporation
    Inventors: Seung-Moon Yoo, Hung Ngo
  • Publication number: 20060061388
    Abstract: A buffer, logic circuit, and data processing system employing fast turn-off drive circuitry for reducing leakage. Leakage current in logic circuitry is managed by coupling and decoupling the voltage potentials applied to large, high-leakage devices. Circuitry includes a low leakage logic path for holding logic states of an output after turning off high-leakage devices. A fast turn-off logic path in parallel with the low leakage logic path is used to assert each logic state in the forward direction from input to output. The large output device in each fast turn-off path is relieved of leakage stress by asserting logic states at driver inputs that cause the driver to turn OFF after the output logic state has been asserted.
    Type: Application
    Filed: September 23, 2004
    Publication date: March 23, 2006
    Applicant: International Business Machines Corporation
    Inventors: Jente Kuang, Hung Ngo, Kevin Nowka
  • Publication number: 20060059376
    Abstract: A low power consumption pipeline circuit architecture has power partitioned pipeline stages. The first pipeline stage is non-power-gated for fast response in processing input data after receipt of a valid data signal. A power-gated second pipeline stage has two power-gated modes. Normally the power rail in the power-gated second pipeline stage is charged to a first voltage potential of a pipeline power supply. In the first power gated mode, the power rail is charged to a threshold voltage below the first voltage potential to reduce leakage. In the second power gated mode. the power rail is decoupled from the first voltage potential. A power-gated third pipeline stage has its power rail either coupled to the first voltage potential or power-gated where its power rail is decoupled from the first voltage potential. The power rail of the second power-gated pipeline stage charges to the first voltage potential before the third power-gated pipeline stage.
    Type: Application
    Filed: September 16, 2004
    Publication date: March 16, 2006
    Applicant: International Business Machines Corporation
    Inventors: Hung Ngo, Jente Kuang, Kevin Nowka, Rajiv Joshi
  • Publication number: 20060055391
    Abstract: Virtual power-gated cells (VPC) are configured with control circuitry for buffering control signals and a power-gated block (PGB) comprising two or more NFETs for virtual ground rail nodes and PFETs for virtual positive rail nodes. Each VPC has a control voltage input, a control voltage output, a node coupled to a power supply voltage potential, and a virtual power-gated node that is coupled and decoupled from the power supply potential in response to logic states on the control input. The control signals are buffered by non-power-gated inverters before being applied to the input of a PGB. VPCs may propagate a control signal that is in phase with or inverted from a corresponding control signal at the control input. VPCs may be cascaded to create virtual power rails in chains and power grids. The control signals are latched at the cell boundaries or latched in response to a clock signal.
    Type: Application
    Filed: August 26, 2004
    Publication date: March 16, 2006
    Applicant: International Business Machines Corporation
    Inventors: Jente Kuang, Jethro Law, Hung Ngo, Kevin Nowka
  • Publication number: 20060033531
    Abstract: Leakage current in logic circuitry is managed by coupling and decoupling the voltage potentials of the power supply from circuitry with large high leakage devices. Driver circuits comprise a low leakage logic path for holding logic states of the output. A high leakage logic path in parallel with the low leakage logic path is used to assert each logic state in the forward direction from input to output. The large output device in each high leakage path that enhances the current drive of a logic state on the output are leakage stress relieved by allowing their drive inputs to collapse after the output logic state has been asserted. The high leakage logic paths employ multiple stages with collapsing logic states that are generated in response to asserted logic states on the output and logic states of the low leakage logic path thus reducing the device sizes needed to control leakage.
    Type: Application
    Filed: August 12, 2004
    Publication date: February 16, 2006
    Applicant: International Business Machines Corporation
    Inventors: Hung Ngo, Jente Kuang, Kevin Nowka
  • Publication number: 20060035531
    Abstract: An electrical connector may include a connector housing and a terminal tray. The terminal tray may include a tray body having a latch extending therefrom. The connector housing may define a latch receiving window. The latch and latch receiving window may be disposed such that the latch engages the latch receiving window only when the terminal tray is received in the housing in a preferred orientation. The terminal tray may include an electrically conductive contact having a board receiving end adapted to receive a printed circuit board and to exert sufficient pressure on the printed circuit board to retain the printed circuit board between the contact and the tray body. The connector may also include a plurality of cables bundled by a band, such as double-sided tape, such that respective portions of the cables are restrained from movement relative to one another.
    Type: Application
    Filed: August 13, 2004
    Publication date: February 16, 2006
    Inventor: Hung Ngo
  • Publication number: 20060035521
    Abstract: An electrical contact for transmitting power to a printed circuit structure. The power contact comprises a main section that includes a first edge and an opposing second edge, and is made from electrically conductive material. A current-receiving interface is disposed between the main section first and second edges. And a plurality of terminals extend from the main section along the second edge. A void of electrically conductive material is formed in the main section for guiding current flow from the current-receiving interface to the terminals.
    Type: Application
    Filed: August 16, 2004
    Publication date: February 16, 2006
    Inventors: Hung Ngo, Wilfred Swain
  • Publication number: 20050242840
    Abstract: A buffer/driver having large output devices for driving multiple loads is configured with three parallel paths. The first logic path is made of small devices and is configured to provide the logic function of the buffer without the ability to drive large loads. Second and third logic paths have the logic function of the first logic path up to the last inverting stage. The last inverting stage in each path is a single device for driving the logic states of the buffer output. The second and third logic paths have power-gating that allows the input to the pull-up and pull-down devices to float removing gate-leakage voltage stress. When the second and third logic paths are power-gated, the first logic path provides a keeper function to hold the logic state of the buffer output. The buffer may be an inverter, non-inverter, or provide a multiple input logic function.
    Type: Application
    Filed: April 29, 2004
    Publication date: November 3, 2005
    Applicant: International Business Machines Corporation
    Inventors: Hung Ngo, Jente Kuang, Kevin Nowka
  • Publication number: 20050225355
    Abstract: CMOS circuitry is partitioned into first and second logic circuit domains. The first logic circuit domain may be optionally a cuttable domains (C_Domains) where circuitry has power supply gating to reduce leakage power and non-cuttable domains (NC_Domains) where circuitry does not have power supply gating. Each output that couples signals from one logic circuit domain to another logic circuit is interfaced with a C_driver and a S_keeper which automatically assure that the output state is held when circuitry is power-gated put to reduce leakage power. The S_keeper and C_driver have low leakage circuits that maintain signal states and are not used for high speed operation.
    Type: Application
    Filed: April 8, 2004
    Publication date: October 13, 2005
    Applicant: International Business Machines Corporation
    Inventors: Jente Kuang, Hung Ngo, Kevin Nowka
  • Publication number: 20050225352
    Abstract: A buffer/driver having large output devices for driving multiple loads is configured with three parallel paths. The first logic path is made of small devices and is configured to provide the logic function of the buffer/driver without the ability to drive large loads. Second and third logic paths have the logic function of the first logic path up to the last inverting stage. The last inverting stage in each path is a single device for driving the logic states of the buffer output. The second and third logic paths have power-gating that allows the input to the pull-up and pull-down devices to float removing gate-leakage voltage stress. When the second and third logic paths are power-gated, the first logic path provides a keeper function to hold the logic state of the buffer output. The buffer/driver may be an inverter, non-inverter, or provide a multiple input logic function.
    Type: Application
    Filed: April 8, 2004
    Publication date: October 13, 2005
    Applicant: International Business Machines Corporation
    Inventors: Jente Kuang, Hung Ngo, Kevin Nowka
  • Publication number: 20050168295
    Abstract: An interleaved VCO is configured using a ring oscillator with voltage controlled feedforward inverting stages coupled around the inverting stages making up the basic ring oscillator to enable the frequency of the ring oscillator to be voltage controlled. The feedforward inverting stages comprise a complementary inverter stage and a voltage controlled transfer gate. Complementary control voltages are coupled to the gates of the complementary transfer gate FET devices. Likewise, the complementary control voltages are coupled to the corresponding body of the FET devices in the transfer gate and in the inverting stage. The complementary control voltages may also be connected to the body of the complementary FET devices in the inverting stages making up the basic ring oscillator. This allows the frequency range of the VCO to be extended without having to switch the feedforward paths into an out of the circuit.
    Type: Application
    Filed: January 22, 2004
    Publication date: August 4, 2005
    Applicant: International Business Machines Corporation
    Inventor: Hung Ngo
  • Publication number: 20050156637
    Abstract: Methods and arrangements for a low power, phase-locked loop (PLL) are disclosed. Embodiments include a multi-phase oscillator like a voltage-controlled oscillator (VCO) to generate multiple phases of a clock signal. The multiple phases are then combined to generate a single clock signal having a frequency substantially equivalent to the number of phases multiplied by the frequency of the clock signal generated by the multi-phase VCO. Advantageously, embodiments can generate clock signals having frequencies that are multiples of the frequency generated by the VCO, reducing the power consumed by the VCO to produce a clock signal having the same frequency as a clock signal generated by a single phase VCO. Further, the achievable frequency for the VCO is increased. In many embodiments, a high speed, n-bit frequency divider that implements a pulse latch facilitates the use of the multi-phase VCO to generate the very high frequency clock signals.
    Type: Application
    Filed: January 18, 2005
    Publication date: July 21, 2005
    Inventor: Hung Ngo