Patents by Inventor Hyeon Ju An

Hyeon Ju An has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090029521
    Abstract: An isolation structure of a semiconductor device is formed by forming a hard mask layer on a semiconductor substrate having active and field regions to expose the field region. A trench is defined by etching the exposed field region of the semiconductor substrate using the hard mask as an etch mask. An SOG layer is formed in the trench partially filling the trench. An amorphous aluminum oxide layer is formed on the resultant substrate including the SOG layer. An HDP layer is formed on the amorphous aluminum oxide layer to completely fill the trench. The HDP layer and the amorphous aluminum oxide layer are subjected to CMP to expose the hard mask. The hard mask and portions of the amorphous aluminum oxide layer that are formed on the HDP layer are removed. The amorphous aluminum oxide layer is crystallized.
    Type: Application
    Filed: October 1, 2008
    Publication date: January 29, 2009
    Inventors: Dong Sun SHEEN, Seok Pyo SONG, Sang Tae AHN, Hyeon Ju AN
  • Publication number: 20090001044
    Abstract: A process for manufacturing a semiconductor device using a spacer as an etch mask for forming a fine pattern is described. The process includes forming a hard mask layer over a target layer that is desired to be etched. A sacrificial layer pattern is subsequently formed over the hard mask layer. Spacers are formed on the sidewalls of the sacrificial layer pattern. The protective layer is formed on the hard mask layer portions between the sacrificial patterns formed with the spacer. The sacrificial layer pattern and the protective layer are then later removed, respectively. The hard mask layer is etched using the spacer as an etching mask. After etching, the spacer is removed. Finally, the target layer is etched using the etched hard mask as an etching mask.
    Type: Application
    Filed: November 13, 2007
    Publication date: January 1, 2009
    Inventors: Chai O. CHUNG, Jong Min LEE, Chan Bae KIM, Hyeon Ju AN, Hyo Seok LEE, Sung Kyu MIN
  • Publication number: 20080318437
    Abstract: A semiconductor device is manufactured by forming a low dielectric constant layer on a semiconductor substrate which is formed with metal lines; implementing primary ultraviolet treatment of the low dielectric constant layer; forming a capping layer on the low dielectric constant layer having undergone the primary ultraviolet treatment; and implementing secondary ultraviolet treatment of the low dielectric constant layer including the capping layer.
    Type: Application
    Filed: August 6, 2007
    Publication date: December 25, 2008
    Inventors: Chan Bae Kim, Jong Min Lee, Chae O Chung, Hyeon Ju An, Hyo Seok Lee, Sung Kyu Min
  • Publication number: 20080214018
    Abstract: A reactive cyclodextrin derivative or a reactive glucose derivative is used as a template derivative for forming an ultra-low dielectric layer. A layer is formed of the reactive cyclodextrin derivative or the reactive glucose derivative capped with Si—H and then cured in an atmosphere of hydrogen peroxide to form the ultra-low dielectric layer.
    Type: Application
    Filed: December 27, 2007
    Publication date: September 4, 2008
    Inventors: Sung Kyu MIN, Ja Chun KU, Chan Bae KIM, Sang Tae AHN, Chai O. CHUNG, Hyeon Ju AN, Hyo Seok LEE, Eun Jeong KIM
  • Publication number: 20080079076
    Abstract: A semiconductor device includes a semiconductor substrate having an active region which includes a gate forming zone and an isolation region; an isolation layer formed in the isolation region of the semiconductor substrate to expose side surfaces of a portion of the active region including the gate forming zone, such that the portion of the active region including the gate forming zone constitutes a fin pattern; a silicon epitaxial layer formed on the active region including the fin pattern; and a gate formed to cover the fin pattern on which the silicon epitaxial layer is formed.
    Type: Application
    Filed: July 12, 2007
    Publication date: April 3, 2008
    Inventors: Dong Sun SHEEN, Sang Tae AHN, Seok Pyo SONG, Hyeon Ju AN
  • Publication number: 20080001249
    Abstract: An isolation structure of a semiconductor device is formed by forming a hard mask layer on a semiconductor substrate having active and field regions to expose the field region. A trench is defined by etching the exposed field region of the semiconductor substrate using the hard mask as an etch mask. An SOG layer is formed in the trench partially filling the trench. An amorphous aluminum oxide layer is formed on the resultant substrate including the SOG layer. An HDP layer is formed on the amorphous aluminum oxide layer to completely fill the trench. The HDP layer and the amorphous aluminum oxide layer are subjected to CMP to expose the hard mask. The hard mask and portions of the amorphous aluminum oxide layer that are formed on the HDP layer are removed. The amorphous aluminum oxide layer is crystallized.
    Type: Application
    Filed: December 29, 2006
    Publication date: January 3, 2008
    Inventors: Dong Sun Sheen, Seok Pyo Song, Sang Tae Ahn, Hyeon Ju An
  • Publication number: 20070281454
    Abstract: A method for manufacturing a semiconductor device is disclosed. The method includes the steps of defining a trench into a field region of a semiconductor substrate having an active region and the field region; partially filing the trench with a flowable insulation layer; completely filling the trench with an isolation structure by depositing a close-packed insulation layer on the flowable insulation layer in the trench; etching through a portion of the close-packed insulation layer and etching into a partial thickness of the flowable insulation layer of the insulation structure to expose a portion of the active region; cleaning the resultant substrate having the active region relatively projected; forming spacers on etched portions of the flowable insulation layer where bowing occurs during the cleaning step; and forming gates on the active region and the insulation structure to border the exposed portion of the active region.
    Type: Application
    Filed: December 29, 2006
    Publication date: December 6, 2007
    Inventors: Dong Sun Sheen, Seok Pyo Song, Sang Tae Ahn, Hyeon Ju An, Hyun Chul Sohn