Patents by Inventor Ibrahim Ban

Ibrahim Ban has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11785759
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Grant
    Filed: August 24, 2022
    Date of Patent: October 10, 2023
    Assignee: Intel Corporation
    Inventors: Peter L. D. Chang, Uygar E. Avci, David Kencke, Ibrahim Ban
  • Publication number: 20230069054
    Abstract: Gallium nitride (GaN) integrated circuit technology with multi-layer epitaxy and layer transfer is described. In an example, an integrated circuit structure includes a first channel structure including a plurality of alternating first channel layers and second channel layers, the first channel layers including gallium and nitrogen, and the second layers including gallium, aluminum and nitrogen. A second channel structure is bonded to the first channel structure. The second channel structure includes a plurality of alternating third channel layers and fourth channel layers, the third channel layers including gallium and nitrogen, and the fourth layers including gallium, aluminum and nitrogen.
    Type: Application
    Filed: August 24, 2021
    Publication date: March 2, 2023
    Inventors: Souvik GHOSH, Han Wui THEN, Pratik KOIRALA, Tushar TALUKDAR, Paul NORDEEN, Nityan NAIR, Marko RADOSAVLJEVIC, Ibrahim BAN, Kimin JUN, Jay GUPTA, Paul B. FISCHER, Nicole K. THOMAS, Thomas HOFF, Samuel James BADER
  • Publication number: 20230054719
    Abstract: Gallium nitride (GaN) layer transfer and regrowth for integrated circuit technology is described. In an example, an integrated circuit structure includes a substrate. An insulator layer is over the substrate. A device layer is directly on the insulator layer. The device layer has a thickness of less than approximately 500 nanometers.
    Type: Application
    Filed: August 20, 2021
    Publication date: February 23, 2023
    Inventors: Pratik KOIRALA, Souvik GHOSH, Paul NORDEEN, Tushar TALUKDAR, Thomas HOFF, Ibrahim BAN, Kimin JUN, Samuel James BADER, Marko RADOSAVLJEVIC, Nicole K. THOMAS, Paul B. FISCHER, Han Wui THEN
  • Patent number: 11557667
    Abstract: A device including a III-N material is described. The device includes a transistor structure having a first layer including a first group III-nitride (III-N) material, a polarization charge inducing layer above the first layer, the polarization charge inducing layer including a second III-N material, a gate electrode above the polarization charge inducing layer and a source structure and a drain structure on opposite sides of the gate electrode. The device further includes a plurality of peripheral structures adjacent to transistor structure, where each of the peripheral structure includes the first layer, but lacks the polarization charge inducing layer, an insulating layer above the peripheral structure and the transistor structure, wherein the insulating layer includes a first dielectric material. A metallization structure, above the peripheral structure, is coupled to the transistor structure.
    Type: Grant
    Filed: September 30, 2017
    Date of Patent: January 17, 2023
    Assignee: Intel Corporation
    Inventors: Marko Radosavljevic, Sansaptak Dasgupta, Han Wui Then, Ibrahim Ban, Paul B. Fischer
  • Publication number: 20220415894
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Application
    Filed: August 24, 2022
    Publication date: December 29, 2022
    Inventors: Peter L.D. CHANG, Uygar E. AVCI, David KENCKE, Ibrahim BAN
  • Patent number: 11462540
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Grant
    Filed: January 5, 2021
    Date of Patent: October 4, 2022
    Assignee: Intel Corporation
    Inventors: Peter L. D. Chang, Uygar E. Avci, David Kencke, Ibrahim Ban
  • Patent number: 11335777
    Abstract: Disclosed herein are integrated circuit (IC) components with substrate cavities, as well as related techniques and assemblies. In some embodiments, an IC component may include a substrate, a device layer on the substrate, a plurality of interconnect layers on the device layer, and a cavity in the substrate.
    Type: Grant
    Filed: August 9, 2017
    Date of Patent: May 17, 2022
    Assignee: Intel Corporation
    Inventors: Kevin L. Lin, Paul B. Fischer, Han Wui Then, Sansaptak Dasgupta, Marko Radosavljevic, Ibrahim Ban
  • Publication number: 20220093683
    Abstract: Embodiments disclosed herein include resonators and methods of forming such resonators. In an embodiment a resonator comprises a substrate, where a cavity is disposed into a surface of the substrate, and a piezoelectric film suspended over the cavity. In an embodiment, the piezoelectric film has a first surface and a second surface opposite from the first surface, and the piezoelectric film is single crystalline and has a thickness that is 0.5 ?m or less. In an embodiment a first electrode is over the first surface of the piezoelectric film, and a second electrode is over the second surface of the piezoelectric film.
    Type: Application
    Filed: September 24, 2020
    Publication date: March 24, 2022
    Inventors: Han Wui THEN, Ibrahim BAN, Paul B. FISCHER, Kimin JUN, Paul NORDEEN, Pratik KOIRALA, Tushar TALUKDAR
  • Publication number: 20210194459
    Abstract: Techniques are disclosed implementing acoustic wave resonator (AWR) filter architectures to enable integrated solutions requiring significantly less passive components. The primary AWR filter topology leverages the use of parallel resonator branches, each having a relatively narrow bandwidth that may be combined to form an overall broadband filter response. This architecture may be further modified using electronically-controlled switching components to dynamically turn specific branches on or off to tune the filter, thus realizing a programmable broadband solution. Shunt resonators may also be added to the AWR filter topology, which may also be controlled with the use of electronically-controlled switching components to provide further control with respect to roll-off and the location and number of notch frequencies.
    Type: Application
    Filed: December 18, 2019
    Publication date: June 24, 2021
    Inventors: Hossein Alavi, Ibrahim Ban, Telesphor Kamgaing, Edris Mohammed, Han Wui Then, Kevin Obrien, Paul Fischer, Johanny Escobar Pelaez, Ved Gund
  • Publication number: 20210159228
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Application
    Filed: January 5, 2021
    Publication date: May 27, 2021
    Inventors: Peter L.D. CHANG, Uygar E. AVCI, David KENCKE, Ibrahim BAN
  • Patent number: 10916547
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Grant
    Filed: June 12, 2020
    Date of Patent: February 9, 2021
    Assignee: Intel Corporation
    Inventors: Peter L. D. Chang, Uygar E. Avci, David Kencke, Ibrahim Ban
  • Publication number: 20200312854
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Application
    Filed: June 12, 2020
    Publication date: October 1, 2020
    Inventors: Peter L.D. CHANG, Uygar E. AVCI, David KENCKE, Ibrahim BAN
  • Patent number: 10720434
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Grant
    Filed: June 25, 2019
    Date of Patent: July 21, 2020
    Assignee: Intel Corporation
    Inventors: Peter L. D. Chang, Uygar E. Avci, David Kencke, Ibrahim Ban
  • Publication number: 20200212211
    Abstract: A device including a III-N material is described. The device includes a transistor structure having a first layer including a first group III-nitride (III-N) material, a polarization charge inducing layer above the first layer, the polarization charge inducing layer including a second III-N material, a gate electrode above the polarization charge inducing layer and a source structure and a drain structure on opposite sides of the gate electrode. The device further includes a plurality of peripheral structures adjacent to transistor structure, where each of the peripheral structure includes the first layer, but lacks the polarization charge inducing layer, an insulating layer above the peripheral structure and the transistor structure, wherein the insulating layer includes a first dielectric material. A metallization structure, above the peripheral structure, is coupled to the transistor structure.
    Type: Application
    Filed: September 30, 2017
    Publication date: July 2, 2020
    Applicant: Intel Corporation
    Inventors: Marko Radosavljevic, Sansaptak Dasgupta, Han Wui Then, Ibrahim Ban, Paul B. Fischer
  • Publication number: 20200144369
    Abstract: Disclosed herein are integrated circuit (IC) components with substrate cavities, as well as related techniques and assemblies. In some embodiments, an IC component may include a substrate, a device layer on the substrate, a plurality of interconnect layers on the device layer, and a cavity in the substrate.
    Type: Application
    Filed: August 9, 2017
    Publication date: May 7, 2020
    Applicant: Intel Corporation
    Inventors: Kevin L. Lin, Paul B. Fischer, Han Wui Then, Sansaptak Dasgupta, Marko Radosavljevic, Ibrahim Ban
  • Publication number: 20190386007
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Application
    Filed: June 25, 2019
    Publication date: December 19, 2019
    Inventors: Peter L.D. CHANG, Uygar E. AVCI, David KENCKE, Ibrahim BAN
  • Patent number: 10381350
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Grant
    Filed: October 3, 2018
    Date of Patent: August 13, 2019
    Assignee: Intel Corporation
    Inventors: Peter L. D. Chang, Uygar E. Avci, David Kencke, Ibrahim Ban
  • Publication number: 20190035790
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Application
    Filed: October 3, 2018
    Publication date: January 31, 2019
    Inventors: Peter L.D. CHANG, Uygar E. AVCI, David KENCKE, Ibrahim BAN
  • Patent number: 10121792
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Grant
    Filed: October 9, 2017
    Date of Patent: November 6, 2018
    Assignee: Intel Corporation
    Inventors: Peter L. D. Chang, Uygar E. Avci, David Kencke, Ibrahim Ban
  • Publication number: 20180226407
    Abstract: A method for fabricating floating body memory cells (FBCs), and the resultant FBCs where gates favoring different conductivity type regions are used is described. In one embodiment, a p type back gate with a thicker insulation is used with a thinner insulated n type front gate. Processing, which compensates for misalignment, which allows the different oxide and gate materials to be fabricated is described.
    Type: Application
    Filed: October 9, 2017
    Publication date: August 9, 2018
    Inventors: Peter L.D. CHANG, Uygar E. AVCI, David KENCKE, Ibrahim BAN