Patents by Inventor In Gyeom Kim

In Gyeom Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240122053
    Abstract: Provided are display panel manufacturing method and apparatus. The display panel manufacturing method includes detecting a machining target area of a bottom layer, removing an area, overlapping the machining target area, of a top layer, emitting a laser beam to the machining target area of the bottom layer to provide a bottom pattern from the machining target area, and providing a compensation pattern in the removed area of the top layer.
    Type: Application
    Filed: October 10, 2023
    Publication date: April 11, 2024
    Inventors: SUNGJUN KIM, WOO HYUK KWON, JAE MYOUN DO, BONG HO SUL, SEUNG NOH LEE, GYEOM UK KIM, YOUNG-BAE KIM, YOUNG-JUN YUN, KYUNGCHEOL LEE, KYUNGSEOK HEO, GUN-A HWANG, MINHO HWANG
  • Publication number: 20240110267
    Abstract: The present invention relates to a steel material for pressure vessels, offshore structures and the like and, more specifically, to a high-strength steel material having excellent low-temperature strain aging impact properties and a method for manufacturing same.
    Type: Application
    Filed: December 12, 2023
    Publication date: April 4, 2024
    Applicant: POSCO CO., LTD
    Inventors: Kyung-Keun Um, Woo-Gyeom Kim, Hong-Ju Lee
  • Publication number: 20240087884
    Abstract: A semiconductor device is provided. The semiconductor device includes: an active region on a semiconductor substrate; a channel region on the active region; a source/drain region adjacent to the channel region on the active region; a gate structure overlapping the channel region, on the channel region; a contact structure on the source/drain region; a gate spacer between the contact structure and the gate structure; and a contact spacer surrounding a side surface of the contact structure. The source/drain region includes a first epitaxial region having a recessed surface and a second epitaxial region on the recessed surface of the first epitaxial region, and the second epitaxial region includes an extended portion, extended from a portion overlapping the contact structure in a vertical direction, in a horizontal direction and overlapping the contact spacer in the vertical direction.
    Type: Application
    Filed: November 17, 2023
    Publication date: March 14, 2024
    Inventors: GYEOM KIM, Dongwoo Kim, Jihye Yi, JINBUM KIM, Sangmoon Lee, Seunghun Lee
  • Publication number: 20240070835
    Abstract: A system of automatic optimization of image quality of an image sensor includes an image learning data generation unit generating an image tuning knowledge database, which includes pairs of a plurality of sets of values of a plurality of parameters and a plurality of sets of image quality evaluation scores for a plurality of image quality evaluation items for evaluating a quality of each of a plurality of images generated by the image sensor, using an image tuning database sampling module, an image signal processor modeling unit generating a machine learning model, for each image, for automatically optimizing the quality of each image, and an image sensor image quality optimization unit automatically controlling values of some of the plurality of parameters based on a user's image quality selection and the machine learning model. The image quality evaluation scores are produced by a distributed camera simulation system including servers.
    Type: Application
    Filed: June 22, 2023
    Publication date: February 29, 2024
    Inventors: Young Hoon KIM, Kun Dong KIM, Sung Su KIM, Jin Hyun KIM, Da Gyeom HONG
  • Publication number: 20240053800
    Abstract: A flexible display apparatus including: a first film including a first surface and a second surface that are opposite each other, and a first groove formed in the first surface, the first film having a first rigidity; a third film on the second surface of the first film; a fourth film facing the third film; an emission display unit between and encapsulated by the third film and the fourth film; and a second film on the fourth film and facing the first film, the second film having a second rigidity that is less than the first rigidity.
    Type: Application
    Filed: October 26, 2023
    Publication date: February 15, 2024
    Inventors: Valeriy Prushinskiy, Won-Sik Hyun, Hyong-Yeol Na, Min-Soo Kim, Mu-Gyeom Kim
  • Publication number: 20240038842
    Abstract: An integrated circuit (IC) device includes a fin-type active region on a substrate, a pair of nanosheets on the fin-type active region, a gate line surrounding the pair of nanosheets, the gate line including a sub-gate portion between the pair of nanosheets, a source/drain region contacting the pair of nanosheets, and a gate dielectric film between the gate line and the pair of nanosheets and between the gate line and the source/drain region, wherein the source/drain region includes a first blocking layer between the pair of nanosheets, the first blocking layer including an edge barrier enhancing portion facing the sub-gate portion, and a second blocking layer, wherein the first blocking layer includes a portion that intermittently extends in the vertical direction.
    Type: Application
    Filed: March 8, 2023
    Publication date: February 1, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyungbin CHUN, Gyeom KIM, Dahye KIM, Youngkwang KIM, Jinbum KIM
  • Publication number: 20240014304
    Abstract: A semiconductor device includes a lower pattern on a substrate and protruding in a first direction, a source/drain pattern on the lower pattern and including a semiconductor liner film in contact with the lower pattern, and an epitaxial insulating liner extending along at least a portion of a sidewall of the semiconductor liner film, wherein the epitaxial insulating liner is in contact with the semiconductor liner film, wherein the semiconductor liner film includes a first portion, wherein the first portion of the semiconductor liner film includes a first point spaced apart from the lower pattern at a first height, and a second point spaced apart from the lower pattern at a second height, wherein the second height is greater than the first height, wherein a width of the semiconductor liner film in a second direction at the first point is less than a width of the semiconductor liner film in the second direction at the second point, and wherein the epitaxial insulating liner extends along at least a portion of
    Type: Application
    Filed: February 16, 2023
    Publication date: January 11, 2024
    Inventors: Kyung Bin Chun, Jin Bum Kim, Dong Suk Shin, Gyeom Kim, Da Hye Kim
  • Patent number: 11869765
    Abstract: A semiconductor device is provided. The semiconductor device includes: an active region on a semiconductor substrate; a channel region on the active region; a source/drain region adjacent to the channel region on the active region; a gate structure overlapping the channel region, on the channel region; a contact structure on the source/drain region; a gate spacer between the contact structure and the gate structure; and a contact spacer surrounding a side surface of the contact structure. The source/drain region includes a first epitaxial region having a recessed surface and a second epitaxial region on the recessed surface of the first epitaxial region, and the second epitaxial region includes an extended portion, extended from a portion overlapping the contact structure in a vertical direction, in a horizontal direction and overlapping the contact spacer in the vertical direction.
    Type: Grant
    Filed: June 30, 2022
    Date of Patent: January 9, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Gyeom Kim, Dongwoo Kim, Jihye Yi, Jinbum Kim, Sangmoon Lee, Seunghun Lee
  • Publication number: 20240006503
    Abstract: A semiconductor device is provided. The semiconductor device includes: a substrate including an active region; a gate structure intersecting the active region on the substrate; channel layers on the active region, spaced apart from each other and surrounded by the gate structure; and a source/drain region on the active region adjacent the gate structure and connected to the plurality of channel layers. The source/drain region includes: a first semiconductor layer on side surfaces of the channel layers; a diffusion barrier layer on an upper region of the first semiconductor layer and including carbon, wherein an upper surface of a first channel layer that is a lowermost channel layer among the plurality of channel layers is provided between the substrate and a lower end of the diffusion barrier layer; and a second semiconductor layer on the diffusion barrier layer and the first semiconductor layer.
    Type: Application
    Filed: March 30, 2023
    Publication date: January 4, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Gyeom KIM, Jinbum KIM, Dahye KIM, Kyungbin CHUN
  • Publication number: 20230420519
    Abstract: A semiconductor device having improved performance and reliability. The semiconductor device may include a lower pattern extending in a first direction, and a plurality of sheet patterns spaced apart from the lower pattern in a second direction perpendicular to the first direction. A plurality of gate structures may be on the lower pattern and spaced apart in the first direction, and a source/drain pattern, which may include a semiconductor liner film and a semiconductor filling film on the semiconductor liner film. A liner recess that is defined by an inner surface of the semiconductor liner film may include a plurality of width extension regions, and a width of each width extension region in the first direction may increase and then decreases, as a distance increases in the second direction from an upper surface of the lower pattern.
    Type: Application
    Filed: February 17, 2023
    Publication date: December 28, 2023
    Inventors: Da Hye Kim, Gyeom Kim, Jin Bum Kim, Su Jin Jung, Kyung Bin Chun
  • Publication number: 20230420518
    Abstract: An integrated circuit (IC) device includes a fin-type active region, a channel region on the fin-type active region, a gate line surrounding the channel region, an outer insulating spacer covering a sidewall of the gate line, a source/drain region on the fin-type active region, wherein the source/drain region includes a buffer layer including a portion in contact with the channel region and a portion in contact with the fin-type active region, the buffer layer including an edge buffer portion having a smaller thickness than other portions thereof at a position adjacent to the outer insulating spacer, a local buffer pattern including a wedge portion, the wedge portion filling a space defined by the edge buffer portion and the outer insulating spacer, and a main body layer in contact with each of the buffer layer and the local buffer pattern.
    Type: Application
    Filed: December 27, 2022
    Publication date: December 28, 2023
    Inventors: GYEOM KIM, DAHYE KIM, JINBUM KIM, KYUNGBIN CHUN
  • Patent number: 11821106
    Abstract: A semiconductor process chamber includes a susceptor, a base plate surrounding the susceptor, a liner on an inner sidewall of the base plate, and a preheat ring between the susceptor and the base plate and coplanar with the susceptor. The process chamber further includes an upper dome coupled to the base plate and covering an upper surface of the susceptor. The upper dome includes a first section on an upper surface of the base plate and a second section extending from the first section and overlapping the susceptor. The first section includes a first region on the upper surface of the base plate, a second region extending from the first region past the base plate, and a third region extending from the second region with a decreasing thickness to contact the second section.
    Type: Grant
    Filed: January 12, 2018
    Date of Patent: November 21, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Keum Seok Park, Gyeom Kim, Yi Hwan Kim, Sun Jung Kim, Pan Kwi Park, Jeong Ho Yoo
  • Patent number: 11815960
    Abstract: A flexible display apparatus including: a first film including a first surface and a second surface that are opposite each other, and a first groove formed in the first surface, the first film having a first rigidity; a third film on the second surface of the first film; a fourth film facing the third film; an emission display unit between and encapsulated by the third film and the fourth film; and a second film on the fourth film and facing the first film, the second film having a second rigidity that is less than the first rigidity.
    Type: Grant
    Filed: October 10, 2022
    Date of Patent: November 14, 2023
    Assignee: Samsung Display Co., Ltd.
    Inventors: Valeriy Prushinskiy, Won-Sik Hyun, Hyong-Yeol Na, Min-Soo Kim, Mu-Gyeom Kim
  • Publication number: 20230361215
    Abstract: A semiconductor device including a substrate extending in a first direction and a second direction perpendicular to the first direction, a first active pattern protruding from a top surface of the substrate and extending in the first direction, an isolation pattern covering a sidewall of the first active pattern on the substrate, first silicon patterns spaced apart from each other in a third direction on the first active pattern, the third direction perpendicular to the first direction and second direction, a first source/drain layer extending in the third direction from a top surface of the first active pattern on the first active pattern, and in contact with sidewalls of the first silicon patterns, wherein a sidewall of the first source/drain layer in the second direction has a constant inclination with respect to the top surface of the substrate, and a gate structure extending in the second direction while filling a gap between the first silicon patterns on the substrate.
    Type: Application
    Filed: April 12, 2023
    Publication date: November 9, 2023
    Applicants: Samsung Electronics Co., Ltd., Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Gyeom Kim, Daehong Ko, Jinbum Kim, Sangmoon Lee, Daeseop Byeon, Seran Park, Hyunsu Shin, Kiseok Lee, Chunghee Jo
  • Patent number: 11791400
    Abstract: A method includes forming an active pattern on a substrate, the active pattern comprising first semiconductor patterns and second semiconductor patterns, which are alternately stacked, forming a capping pattern on a top surface and a sidewall of the active pattern, performing a deposition process on the capping pattern to form an insulating layer, and forming a sacrificial gate pattern intersecting the active pattern on the insulating layer. The capping pattern has a crystalline structure and is in physical contact with sidewalls of the first semiconductor patterns and sidewalls of the second semiconductor patterns.
    Type: Grant
    Filed: December 13, 2021
    Date of Patent: October 17, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jaemun Kim, Gyeom Kim, Seung Hun Lee, Dahye Kim, Ilgyou Shin, Sangmoon Lee, Kyungin Choi
  • Publication number: 20230326985
    Abstract: A semiconductor device including an active pattern extending in a first direction; a channel pattern on the active pattern and including vertically stacked semiconductor patterns; a source/drain pattern in a recess in the active pattern; a gate electrode on the active pattern and extending in a second direction crossing the first direction, the gate electrode surrounding a top surface, at least one side surface, and a bottom surface of each of the semiconductor patterns; and a gate spacer covering a side surface of the gate electrode and having an opening to the semiconductor patterns, wherein the source/drain pattern includes a buffer layer covering inner sides of the recess, the buffer layer includes an outer side surface and an inner side surface, which are opposite to each other, and each of the outer and inner side surfaces is a curved surface that is convexly curved toward a closest gate electrode.
    Type: Application
    Filed: May 24, 2023
    Publication date: October 12, 2023
    Inventors: Ryong HA, Dongwoo KIM, Gyeom KIM, Yong Seung KIM, Pankwi PARK, Seung Hun LEE
  • Publication number: 20230317792
    Abstract: A semiconductor device includes an active region, a plurality of channel layers disposed to be spaced apart from each other in a vertical direction on the active region, a gate structure extending in a second direction to intersect the active region and the plurality of channel layers and surrounding the plurality of channel layers, a source/drain region disposed on the active region on at least one side of the gate structure and contacting the plurality of channel layers, and a contact plug connected to the source/drain region. The source/drain region includes a first epitaxial layer disposed on the active region and extending to contact the plurality of channel layers, second epitaxial layers disposed on the first epitaxial layer, each including impurities in a first concentration, and doping layers stacked alternately with the second epitaxial layers, each including the impurities in a second concentration higher than the first concentration.
    Type: Application
    Filed: December 2, 2022
    Publication date: October 5, 2023
    Inventors: Gyeom Kim, Jinbum Kim, Sangmoon Lee, Dahye Kim, Kyungbin Chun
  • Patent number: 11755135
    Abstract: An organic light emitting display device includes a substrate including a light-emitting region and a reflection region, a plurality of sensing patterns disposed in the light-emitting region and the reflection region, and including a material having a first reflectivity, and a reflection pattern disposed in the reflection region, and including a material having a second reflectivity, and overlapping the plurality of sensing patterns.
    Type: Grant
    Filed: September 12, 2022
    Date of Patent: September 12, 2023
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Seung-Lyong Bok, Young-Seok Seo, Mu-Gyeom Kim
  • Publication number: 20230276678
    Abstract: A diode display includes a substrate having a first island and a second island spaced apart from each other, a first pixel disposed on the first island, and a second pixel disposed on the second island. The first pixel includes a first base layer, a first transistor on the first base layer, a first light emitting element electrically connected to the first transistor, and a first encapsulation layer covering the first light emitting element. The second pixel includes a second base layer, a second transistor on the second base layer, a second light emitting element connected to the second transistor, and a second encapsulation layer covering the second light emitting element.
    Type: Application
    Filed: May 5, 2023
    Publication date: August 31, 2023
    Applicant: Samsung Display Co., Ltd.
    Inventors: Jong Ho HONG, Won Il CHOI, Hye Jin JOO, Won Sang PARK, Mu Gyeom KIM, Man Sik MYEONG, Hyo Yul YOON
  • Publication number: 20230268441
    Abstract: A semiconductor device includes a substrate including a fin-type active region, the fin-type active region extending in a first direction; a plurality of channel layers on the fin-type active region, the plurality of channel layers including an uppermost channel layer, a lowermost channel layer, and an intermediate channel layer isolated from direct contact with each other in a direction perpendicular to an upper surface of the substrate; a gate electrode surrounding the plurality of channel layers and extending in a second direction intersecting the first direction; a gate insulating film between the plurality of channel layers and the gate electrode; and source/drain regions electrically connected to the plurality of channel layers. In a cross section taken in the second direction, the uppermost channel layer has a width greater than a width of the intermediate channel layer.
    Type: Application
    Filed: April 26, 2023
    Publication date: August 24, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jaemun KIM, Dahye KIM, Jinbum KIM, Gyeom KIM, Dohee KIM, Dongwoo KIM, Seunghun LEE